Commit | Line | Data |
---|---|---|
1da177e4 | 1 | /* |
1da177e4 LT |
2 | * Derived from arch/i386/kernel/irq.c |
3 | * Copyright (C) 1992 Linus Torvalds | |
4 | * Adapted from arch/i386 by Gary Thomas | |
5 | * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org) | |
756e7104 SR |
6 | * Updated and modified by Cort Dougan <cort@fsmlabs.com> |
7 | * Copyright (C) 1996-2001 Cort Dougan | |
1da177e4 LT |
8 | * Adapted for Power Macintosh by Paul Mackerras |
9 | * Copyright (C) 1996 Paul Mackerras (paulus@cs.anu.edu.au) | |
756e7104 | 10 | * |
1da177e4 LT |
11 | * This program is free software; you can redistribute it and/or |
12 | * modify it under the terms of the GNU General Public License | |
13 | * as published by the Free Software Foundation; either version | |
14 | * 2 of the License, or (at your option) any later version. | |
15 | * | |
16 | * This file contains the code used by various IRQ handling routines: | |
17 | * asking for different IRQ's should be done through these routines | |
18 | * instead of just grabbing them. Thus setups with different IRQ numbers | |
19 | * shouldn't result in any weird surprises, and installing new handlers | |
20 | * should be easier. | |
756e7104 SR |
21 | * |
22 | * The MPC8xx has an interrupt mask in the SIU. If a bit is set, the | |
23 | * interrupt is _enabled_. As expected, IRQ0 is bit 0 in the 32-bit | |
24 | * mask register (of which only 16 are defined), hence the weird shifting | |
25 | * and complement of the cached_irq_mask. I want to be able to stuff | |
26 | * this right into the SIU SMASK register. | |
27 | * Many of the prep/chrp functions are conditional compiled on CONFIG_8xx | |
28 | * to reduce code space and undefined function references. | |
1da177e4 LT |
29 | */ |
30 | ||
0ebfff14 BH |
31 | #undef DEBUG |
32 | ||
1da177e4 LT |
33 | #include <linux/module.h> |
34 | #include <linux/threads.h> | |
35 | #include <linux/kernel_stat.h> | |
36 | #include <linux/signal.h> | |
37 | #include <linux/sched.h> | |
756e7104 | 38 | #include <linux/ptrace.h> |
1da177e4 LT |
39 | #include <linux/ioport.h> |
40 | #include <linux/interrupt.h> | |
41 | #include <linux/timex.h> | |
1da177e4 LT |
42 | #include <linux/init.h> |
43 | #include <linux/slab.h> | |
1da177e4 LT |
44 | #include <linux/delay.h> |
45 | #include <linux/irq.h> | |
756e7104 SR |
46 | #include <linux/seq_file.h> |
47 | #include <linux/cpumask.h> | |
1da177e4 LT |
48 | #include <linux/profile.h> |
49 | #include <linux/bitops.h> | |
0ebfff14 BH |
50 | #include <linux/list.h> |
51 | #include <linux/radix-tree.h> | |
52 | #include <linux/mutex.h> | |
53 | #include <linux/bootmem.h> | |
45934c47 | 54 | #include <linux/pci.h> |
60b332e7 | 55 | #include <linux/debugfs.h> |
1da177e4 LT |
56 | |
57 | #include <asm/uaccess.h> | |
58 | #include <asm/system.h> | |
59 | #include <asm/io.h> | |
60 | #include <asm/pgtable.h> | |
61 | #include <asm/irq.h> | |
62 | #include <asm/cache.h> | |
63 | #include <asm/prom.h> | |
64 | #include <asm/ptrace.h> | |
1da177e4 | 65 | #include <asm/machdep.h> |
0ebfff14 | 66 | #include <asm/udbg.h> |
d04c56f7 | 67 | #ifdef CONFIG_PPC64 |
1da177e4 | 68 | #include <asm/paca.h> |
d04c56f7 | 69 | #include <asm/firmware.h> |
0874dd40 | 70 | #include <asm/lv1call.h> |
756e7104 | 71 | #endif |
1da177e4 | 72 | |
868accb7 | 73 | int __irq_offset_value; |
756e7104 SR |
74 | static int ppc_spurious_interrupts; |
75 | ||
756e7104 | 76 | #ifdef CONFIG_PPC32 |
b9e5b4e6 BH |
77 | EXPORT_SYMBOL(__irq_offset_value); |
78 | atomic_t ppc_n_lost_interrupts; | |
756e7104 | 79 | |
756e7104 SR |
80 | #ifdef CONFIG_TAU_INT |
81 | extern int tau_initialized; | |
82 | extern int tau_interrupts(int); | |
83 | #endif | |
b9e5b4e6 | 84 | #endif /* CONFIG_PPC32 */ |
756e7104 | 85 | |
756e7104 | 86 | #ifdef CONFIG_PPC64 |
1da177e4 LT |
87 | EXPORT_SYMBOL(irq_desc); |
88 | ||
89 | int distribute_irqs = 1; | |
d04c56f7 | 90 | |
4e491d14 | 91 | static inline notrace unsigned long get_hard_enabled(void) |
ef2b343e HD |
92 | { |
93 | unsigned long enabled; | |
94 | ||
95 | __asm__ __volatile__("lbz %0,%1(13)" | |
96 | : "=r" (enabled) : "i" (offsetof(struct paca_struct, hard_enabled))); | |
97 | ||
98 | return enabled; | |
99 | } | |
100 | ||
4e491d14 | 101 | static inline notrace void set_soft_enabled(unsigned long enable) |
ef2b343e HD |
102 | { |
103 | __asm__ __volatile__("stb %0,%1(13)" | |
104 | : : "r" (enable), "i" (offsetof(struct paca_struct, soft_enabled))); | |
105 | } | |
106 | ||
4e491d14 | 107 | notrace void raw_local_irq_restore(unsigned long en) |
d04c56f7 | 108 | { |
ef2b343e HD |
109 | /* |
110 | * get_paca()->soft_enabled = en; | |
111 | * Is it ever valid to use local_irq_restore(0) when soft_enabled is 1? | |
112 | * That was allowed before, and in such a case we do need to take care | |
113 | * that gcc will set soft_enabled directly via r13, not choose to use | |
114 | * an intermediate register, lest we're preempted to a different cpu. | |
115 | */ | |
116 | set_soft_enabled(en); | |
d04c56f7 PM |
117 | if (!en) |
118 | return; | |
119 | ||
120 | if (firmware_has_feature(FW_FEATURE_ISERIES)) { | |
ef2b343e HD |
121 | /* |
122 | * Do we need to disable preemption here? Not really: in the | |
123 | * unlikely event that we're preempted to a different cpu in | |
124 | * between getting r13, loading its lppaca_ptr, and loading | |
125 | * its any_int, we might call iseries_handle_interrupts without | |
126 | * an interrupt pending on the new cpu, but that's no disaster, | |
127 | * is it? And the business of preempting us off the old cpu | |
128 | * would itself involve a local_irq_restore which handles the | |
129 | * interrupt to that cpu. | |
130 | * | |
131 | * But use "local_paca->lppaca_ptr" instead of "get_lppaca()" | |
132 | * to avoid any preemption checking added into get_paca(). | |
133 | */ | |
134 | if (local_paca->lppaca_ptr->int_dword.any_int) | |
d04c56f7 | 135 | iseries_handle_interrupts(); |
d04c56f7 PM |
136 | } |
137 | ||
925d519a | 138 | if (test_perf_counter_pending()) { |
b6c5a71d | 139 | clear_perf_counter_pending(); |
93a6d3ce | 140 | perf_counter_do_pending(); |
b6c5a71d | 141 | } |
93a6d3ce | 142 | |
ef2b343e HD |
143 | /* |
144 | * if (get_paca()->hard_enabled) return; | |
145 | * But again we need to take care that gcc gets hard_enabled directly | |
146 | * via r13, not choose to use an intermediate register, lest we're | |
147 | * preempted to a different cpu in between the two instructions. | |
148 | */ | |
149 | if (get_hard_enabled()) | |
d04c56f7 | 150 | return; |
ef2b343e HD |
151 | |
152 | /* | |
153 | * Need to hard-enable interrupts here. Since currently disabled, | |
154 | * no need to take further asm precautions against preemption; but | |
155 | * use local_paca instead of get_paca() to avoid preemption checking. | |
156 | */ | |
157 | local_paca->hard_enabled = en; | |
d04c56f7 PM |
158 | if ((int)mfspr(SPRN_DEC) < 0) |
159 | mtspr(SPRN_DEC, 1); | |
0874dd40 TS |
160 | |
161 | /* | |
162 | * Force the delivery of pending soft-disabled interrupts on PS3. | |
163 | * Any HV call will have this side effect. | |
164 | */ | |
165 | if (firmware_has_feature(FW_FEATURE_PS3_LV1)) { | |
166 | u64 tmp; | |
167 | lv1_get_version_info(&tmp); | |
168 | } | |
169 | ||
e1fa2e13 | 170 | __hard_irq_enable(); |
d04c56f7 | 171 | } |
945feb17 | 172 | EXPORT_SYMBOL(raw_local_irq_restore); |
756e7104 | 173 | #endif /* CONFIG_PPC64 */ |
1da177e4 LT |
174 | |
175 | int show_interrupts(struct seq_file *p, void *v) | |
176 | { | |
756e7104 SR |
177 | int i = *(loff_t *)v, j; |
178 | struct irqaction *action; | |
97f7d6bc | 179 | struct irq_desc *desc; |
1da177e4 LT |
180 | unsigned long flags; |
181 | ||
182 | if (i == 0) { | |
756e7104 SR |
183 | seq_puts(p, " "); |
184 | for_each_online_cpu(j) | |
185 | seq_printf(p, "CPU%d ", j); | |
1da177e4 LT |
186 | seq_putc(p, '\n'); |
187 | } | |
188 | ||
189 | if (i < NR_IRQS) { | |
190 | desc = get_irq_desc(i); | |
191 | spin_lock_irqsave(&desc->lock, flags); | |
192 | action = desc->action; | |
193 | if (!action || !action->handler) | |
194 | goto skip; | |
195 | seq_printf(p, "%3d: ", i); | |
196 | #ifdef CONFIG_SMP | |
756e7104 | 197 | for_each_online_cpu(j) |
dee4102a | 198 | seq_printf(p, "%10u ", kstat_irqs_cpu(i, j)); |
1da177e4 LT |
199 | #else |
200 | seq_printf(p, "%10u ", kstat_irqs(i)); | |
201 | #endif /* CONFIG_SMP */ | |
d1bef4ed IM |
202 | if (desc->chip) |
203 | seq_printf(p, " %s ", desc->chip->typename); | |
1da177e4 | 204 | else |
756e7104 | 205 | seq_puts(p, " None "); |
1da177e4 | 206 | seq_printf(p, "%s", (desc->status & IRQ_LEVEL) ? "Level " : "Edge "); |
756e7104 SR |
207 | seq_printf(p, " %s", action->name); |
208 | for (action = action->next; action; action = action->next) | |
1da177e4 LT |
209 | seq_printf(p, ", %s", action->name); |
210 | seq_putc(p, '\n'); | |
211 | skip: | |
212 | spin_unlock_irqrestore(&desc->lock, flags); | |
756e7104 | 213 | } else if (i == NR_IRQS) { |
9c4cb825 | 214 | #if defined(CONFIG_PPC32) && defined(CONFIG_TAU_INT) |
756e7104 SR |
215 | if (tau_initialized){ |
216 | seq_puts(p, "TAU: "); | |
394e3902 AM |
217 | for_each_online_cpu(j) |
218 | seq_printf(p, "%10u ", tau_interrupts(j)); | |
756e7104 SR |
219 | seq_puts(p, " PowerPC Thermal Assist (cpu temp)\n"); |
220 | } | |
9c4cb825 | 221 | #endif /* CONFIG_PPC32 && CONFIG_TAU_INT*/ |
1da177e4 | 222 | seq_printf(p, "BAD: %10u\n", ppc_spurious_interrupts); |
756e7104 | 223 | } |
1da177e4 LT |
224 | return 0; |
225 | } | |
226 | ||
227 | #ifdef CONFIG_HOTPLUG_CPU | |
228 | void fixup_irqs(cpumask_t map) | |
229 | { | |
230 | unsigned int irq; | |
231 | static int warned; | |
232 | ||
233 | for_each_irq(irq) { | |
234 | cpumask_t mask; | |
235 | ||
236 | if (irq_desc[irq].status & IRQ_PER_CPU) | |
237 | continue; | |
238 | ||
e65e49d0 | 239 | cpumask_and(&mask, irq_desc[irq].affinity, &map); |
1da177e4 LT |
240 | if (any_online_cpu(mask) == NR_CPUS) { |
241 | printk("Breaking affinity for irq %i\n", irq); | |
242 | mask = map; | |
243 | } | |
d1bef4ed | 244 | if (irq_desc[irq].chip->set_affinity) |
0de26520 | 245 | irq_desc[irq].chip->set_affinity(irq, &mask); |
1da177e4 LT |
246 | else if (irq_desc[irq].action && !(warned++)) |
247 | printk("Cannot set affinity for irq %i\n", irq); | |
248 | } | |
249 | ||
250 | local_irq_enable(); | |
251 | mdelay(1); | |
252 | local_irq_disable(); | |
253 | } | |
254 | #endif | |
255 | ||
1da177e4 LT |
256 | void do_IRQ(struct pt_regs *regs) |
257 | { | |
7d12e780 | 258 | struct pt_regs *old_regs = set_irq_regs(regs); |
0ebfff14 | 259 | unsigned int irq; |
b709c083 SR |
260 | #ifdef CONFIG_IRQSTACKS |
261 | struct thread_info *curtp, *irqtp; | |
262 | #endif | |
1da177e4 | 263 | |
4b218e9b | 264 | irq_enter(); |
1da177e4 LT |
265 | |
266 | #ifdef CONFIG_DEBUG_STACKOVERFLOW | |
267 | /* Debugging check for stack overflow: is there less than 2KB free? */ | |
268 | { | |
269 | long sp; | |
270 | ||
271 | sp = __get_SP() & (THREAD_SIZE-1); | |
272 | ||
273 | if (unlikely(sp < (sizeof(struct thread_info) + 2048))) { | |
274 | printk("do_IRQ: stack overflow: %ld\n", | |
275 | sp - sizeof(struct thread_info)); | |
276 | dump_stack(); | |
277 | } | |
278 | } | |
279 | #endif | |
280 | ||
756e7104 SR |
281 | /* |
282 | * Every platform is required to implement ppc_md.get_irq. | |
92d4dda3 | 283 | * This function will either return an irq number or NO_IRQ to |
756e7104 | 284 | * indicate there are no more pending. |
92d4dda3 JB |
285 | * The value NO_IRQ_IGNORE is for buggy hardware and means that this |
286 | * IRQ has already been handled. -- Tom | |
756e7104 | 287 | */ |
35a84c2f | 288 | irq = ppc_md.get_irq(); |
1da177e4 | 289 | |
0ebfff14 | 290 | if (irq != NO_IRQ && irq != NO_IRQ_IGNORE) { |
b709c083 SR |
291 | #ifdef CONFIG_IRQSTACKS |
292 | /* Switch to the irq stack to handle this */ | |
293 | curtp = current_thread_info(); | |
294 | irqtp = hardirq_ctx[smp_processor_id()]; | |
295 | if (curtp != irqtp) { | |
b9e5b4e6 BH |
296 | struct irq_desc *desc = irq_desc + irq; |
297 | void *handler = desc->handle_irq; | |
85218827 | 298 | unsigned long saved_sp_limit = current->thread.ksp_limit; |
b9e5b4e6 BH |
299 | if (handler == NULL) |
300 | handler = &__do_IRQ; | |
b709c083 SR |
301 | irqtp->task = curtp->task; |
302 | irqtp->flags = 0; | |
e6768a4f BH |
303 | |
304 | /* Copy the softirq bits in preempt_count so that the | |
305 | * softirq checks work in the hardirq context. | |
306 | */ | |
307 | irqtp->preempt_count = | |
308 | (irqtp->preempt_count & ~SOFTIRQ_MASK) | | |
309 | (curtp->preempt_count & SOFTIRQ_MASK); | |
310 | ||
85218827 KG |
311 | current->thread.ksp_limit = (unsigned long)irqtp + |
312 | _ALIGN_UP(sizeof(struct thread_info), 16); | |
7d12e780 | 313 | call_handle_irq(irq, desc, irqtp, handler); |
85218827 | 314 | current->thread.ksp_limit = saved_sp_limit; |
b709c083 | 315 | irqtp->task = NULL; |
e6768a4f BH |
316 | |
317 | ||
318 | /* Set any flag that may have been set on the | |
319 | * alternate stack | |
320 | */ | |
b709c083 SR |
321 | if (irqtp->flags) |
322 | set_bits(irqtp->flags, &curtp->flags); | |
323 | } else | |
324 | #endif | |
7d12e780 | 325 | generic_handle_irq(irq); |
0ebfff14 | 326 | } else if (irq != NO_IRQ_IGNORE) |
e199500c SR |
327 | /* That's not SMP safe ... but who cares ? */ |
328 | ppc_spurious_interrupts++; | |
329 | ||
4b218e9b | 330 | irq_exit(); |
7d12e780 | 331 | set_irq_regs(old_regs); |
756e7104 | 332 | |
e199500c | 333 | #ifdef CONFIG_PPC_ISERIES |
b06a3183 SR |
334 | if (firmware_has_feature(FW_FEATURE_ISERIES) && |
335 | get_lppaca()->int_dword.fields.decr_int) { | |
3356bb9f DG |
336 | get_lppaca()->int_dword.fields.decr_int = 0; |
337 | /* Signal a fake decrementer interrupt */ | |
338 | timer_interrupt(regs); | |
e199500c SR |
339 | } |
340 | #endif | |
341 | } | |
1da177e4 LT |
342 | |
343 | void __init init_IRQ(void) | |
344 | { | |
70584578 SR |
345 | if (ppc_md.init_IRQ) |
346 | ppc_md.init_IRQ(); | |
bcf0b088 KG |
347 | |
348 | exc_lvl_ctx_init(); | |
349 | ||
1da177e4 LT |
350 | irq_ctx_init(); |
351 | } | |
352 | ||
bcf0b088 KG |
353 | #if defined(CONFIG_BOOKE) || defined(CONFIG_40x) |
354 | struct thread_info *critirq_ctx[NR_CPUS] __read_mostly; | |
355 | struct thread_info *dbgirq_ctx[NR_CPUS] __read_mostly; | |
356 | struct thread_info *mcheckirq_ctx[NR_CPUS] __read_mostly; | |
357 | ||
358 | void exc_lvl_ctx_init(void) | |
359 | { | |
360 | struct thread_info *tp; | |
361 | int i; | |
362 | ||
363 | for_each_possible_cpu(i) { | |
364 | memset((void *)critirq_ctx[i], 0, THREAD_SIZE); | |
365 | tp = critirq_ctx[i]; | |
366 | tp->cpu = i; | |
367 | tp->preempt_count = 0; | |
368 | ||
369 | #ifdef CONFIG_BOOKE | |
370 | memset((void *)dbgirq_ctx[i], 0, THREAD_SIZE); | |
371 | tp = dbgirq_ctx[i]; | |
372 | tp->cpu = i; | |
373 | tp->preempt_count = 0; | |
374 | ||
375 | memset((void *)mcheckirq_ctx[i], 0, THREAD_SIZE); | |
376 | tp = mcheckirq_ctx[i]; | |
377 | tp->cpu = i; | |
378 | tp->preempt_count = HARDIRQ_OFFSET; | |
379 | #endif | |
380 | } | |
381 | } | |
382 | #endif | |
1da177e4 | 383 | |
1da177e4 | 384 | #ifdef CONFIG_IRQSTACKS |
22722051 AM |
385 | struct thread_info *softirq_ctx[NR_CPUS] __read_mostly; |
386 | struct thread_info *hardirq_ctx[NR_CPUS] __read_mostly; | |
1da177e4 LT |
387 | |
388 | void irq_ctx_init(void) | |
389 | { | |
390 | struct thread_info *tp; | |
391 | int i; | |
392 | ||
0e551954 | 393 | for_each_possible_cpu(i) { |
1da177e4 LT |
394 | memset((void *)softirq_ctx[i], 0, THREAD_SIZE); |
395 | tp = softirq_ctx[i]; | |
396 | tp->cpu = i; | |
e6768a4f | 397 | tp->preempt_count = 0; |
1da177e4 LT |
398 | |
399 | memset((void *)hardirq_ctx[i], 0, THREAD_SIZE); | |
400 | tp = hardirq_ctx[i]; | |
401 | tp->cpu = i; | |
402 | tp->preempt_count = HARDIRQ_OFFSET; | |
403 | } | |
404 | } | |
405 | ||
c6622f63 PM |
406 | static inline void do_softirq_onstack(void) |
407 | { | |
408 | struct thread_info *curtp, *irqtp; | |
85218827 | 409 | unsigned long saved_sp_limit = current->thread.ksp_limit; |
c6622f63 PM |
410 | |
411 | curtp = current_thread_info(); | |
412 | irqtp = softirq_ctx[smp_processor_id()]; | |
413 | irqtp->task = curtp->task; | |
85218827 KG |
414 | current->thread.ksp_limit = (unsigned long)irqtp + |
415 | _ALIGN_UP(sizeof(struct thread_info), 16); | |
c6622f63 | 416 | call_do_softirq(irqtp); |
85218827 | 417 | current->thread.ksp_limit = saved_sp_limit; |
c6622f63 PM |
418 | irqtp->task = NULL; |
419 | } | |
1da177e4 | 420 | |
c6622f63 PM |
421 | #else |
422 | #define do_softirq_onstack() __do_softirq() | |
423 | #endif /* CONFIG_IRQSTACKS */ | |
424 | ||
1da177e4 LT |
425 | void do_softirq(void) |
426 | { | |
427 | unsigned long flags; | |
1da177e4 LT |
428 | |
429 | if (in_interrupt()) | |
1da177e4 LT |
430 | return; |
431 | ||
1da177e4 | 432 | local_irq_save(flags); |
1da177e4 | 433 | |
912b2539 | 434 | if (local_softirq_pending()) |
c6622f63 | 435 | do_softirq_onstack(); |
1da177e4 LT |
436 | |
437 | local_irq_restore(flags); | |
1da177e4 | 438 | } |
1da177e4 | 439 | |
1da177e4 | 440 | |
1da177e4 | 441 | /* |
0ebfff14 | 442 | * IRQ controller and virtual interrupts |
1da177e4 LT |
443 | */ |
444 | ||
0ebfff14 | 445 | static LIST_HEAD(irq_hosts); |
057b184a | 446 | static DEFINE_SPINLOCK(irq_big_lock); |
967e012e | 447 | static unsigned int revmap_trees_allocated; |
150c6c8f | 448 | static DEFINE_MUTEX(revmap_trees_mutex); |
0ebfff14 BH |
449 | struct irq_map_entry irq_map[NR_IRQS]; |
450 | static unsigned int irq_virq_count = NR_IRQS; | |
451 | static struct irq_host *irq_default_host; | |
1da177e4 | 452 | |
35923f12 OJ |
453 | irq_hw_number_t virq_to_hw(unsigned int virq) |
454 | { | |
455 | return irq_map[virq].hwirq; | |
456 | } | |
457 | EXPORT_SYMBOL_GPL(virq_to_hw); | |
458 | ||
68158006 ME |
459 | static int default_irq_host_match(struct irq_host *h, struct device_node *np) |
460 | { | |
461 | return h->of_node != NULL && h->of_node == np; | |
462 | } | |
463 | ||
5669c3cf | 464 | struct irq_host *irq_alloc_host(struct device_node *of_node, |
52964f87 ME |
465 | unsigned int revmap_type, |
466 | unsigned int revmap_arg, | |
467 | struct irq_host_ops *ops, | |
468 | irq_hw_number_t inval_irq) | |
1da177e4 | 469 | { |
0ebfff14 BH |
470 | struct irq_host *host; |
471 | unsigned int size = sizeof(struct irq_host); | |
472 | unsigned int i; | |
473 | unsigned int *rmap; | |
474 | unsigned long flags; | |
475 | ||
476 | /* Allocate structure and revmap table if using linear mapping */ | |
477 | if (revmap_type == IRQ_HOST_MAP_LINEAR) | |
478 | size += revmap_arg * sizeof(unsigned int); | |
5669c3cf | 479 | host = zalloc_maybe_bootmem(size, GFP_KERNEL); |
0ebfff14 BH |
480 | if (host == NULL) |
481 | return NULL; | |
7d01c880 | 482 | |
0ebfff14 BH |
483 | /* Fill structure */ |
484 | host->revmap_type = revmap_type; | |
485 | host->inval_irq = inval_irq; | |
486 | host->ops = ops; | |
19fc65b5 | 487 | host->of_node = of_node_get(of_node); |
7d01c880 | 488 | |
68158006 ME |
489 | if (host->ops->match == NULL) |
490 | host->ops->match = default_irq_host_match; | |
7d01c880 | 491 | |
0ebfff14 BH |
492 | spin_lock_irqsave(&irq_big_lock, flags); |
493 | ||
494 | /* If it's a legacy controller, check for duplicates and | |
495 | * mark it as allocated (we use irq 0 host pointer for that | |
496 | */ | |
497 | if (revmap_type == IRQ_HOST_MAP_LEGACY) { | |
498 | if (irq_map[0].host != NULL) { | |
499 | spin_unlock_irqrestore(&irq_big_lock, flags); | |
500 | /* If we are early boot, we can't free the structure, | |
501 | * too bad... | |
502 | * this will be fixed once slab is made available early | |
503 | * instead of the current cruft | |
504 | */ | |
505 | if (mem_init_done) | |
506 | kfree(host); | |
507 | return NULL; | |
508 | } | |
509 | irq_map[0].host = host; | |
510 | } | |
511 | ||
512 | list_add(&host->link, &irq_hosts); | |
513 | spin_unlock_irqrestore(&irq_big_lock, flags); | |
514 | ||
515 | /* Additional setups per revmap type */ | |
516 | switch(revmap_type) { | |
517 | case IRQ_HOST_MAP_LEGACY: | |
518 | /* 0 is always the invalid number for legacy */ | |
519 | host->inval_irq = 0; | |
520 | /* setup us as the host for all legacy interrupts */ | |
521 | for (i = 1; i < NUM_ISA_INTERRUPTS; i++) { | |
7866291d | 522 | irq_map[i].hwirq = i; |
0ebfff14 BH |
523 | smp_wmb(); |
524 | irq_map[i].host = host; | |
525 | smp_wmb(); | |
526 | ||
6e99e458 BH |
527 | /* Clear norequest flags */ |
528 | get_irq_desc(i)->status &= ~IRQ_NOREQUEST; | |
0ebfff14 BH |
529 | |
530 | /* Legacy flags are left to default at this point, | |
531 | * one can then use irq_create_mapping() to | |
c03983ac | 532 | * explicitly change them |
0ebfff14 | 533 | */ |
6e99e458 | 534 | ops->map(host, i, i); |
0ebfff14 BH |
535 | } |
536 | break; | |
537 | case IRQ_HOST_MAP_LINEAR: | |
538 | rmap = (unsigned int *)(host + 1); | |
539 | for (i = 0; i < revmap_arg; i++) | |
f5921697 | 540 | rmap[i] = NO_IRQ; |
0ebfff14 BH |
541 | host->revmap_data.linear.size = revmap_arg; |
542 | smp_wmb(); | |
543 | host->revmap_data.linear.revmap = rmap; | |
544 | break; | |
545 | default: | |
546 | break; | |
547 | } | |
548 | ||
549 | pr_debug("irq: Allocated host of type %d @0x%p\n", revmap_type, host); | |
550 | ||
551 | return host; | |
1da177e4 LT |
552 | } |
553 | ||
0ebfff14 | 554 | struct irq_host *irq_find_host(struct device_node *node) |
1da177e4 | 555 | { |
0ebfff14 BH |
556 | struct irq_host *h, *found = NULL; |
557 | unsigned long flags; | |
558 | ||
559 | /* We might want to match the legacy controller last since | |
560 | * it might potentially be set to match all interrupts in | |
561 | * the absence of a device node. This isn't a problem so far | |
562 | * yet though... | |
563 | */ | |
564 | spin_lock_irqsave(&irq_big_lock, flags); | |
565 | list_for_each_entry(h, &irq_hosts, link) | |
68158006 | 566 | if (h->ops->match(h, node)) { |
0ebfff14 BH |
567 | found = h; |
568 | break; | |
569 | } | |
570 | spin_unlock_irqrestore(&irq_big_lock, flags); | |
571 | return found; | |
572 | } | |
573 | EXPORT_SYMBOL_GPL(irq_find_host); | |
574 | ||
575 | void irq_set_default_host(struct irq_host *host) | |
576 | { | |
577 | pr_debug("irq: Default host set to @0x%p\n", host); | |
1da177e4 | 578 | |
0ebfff14 BH |
579 | irq_default_host = host; |
580 | } | |
1da177e4 | 581 | |
0ebfff14 BH |
582 | void irq_set_virq_count(unsigned int count) |
583 | { | |
584 | pr_debug("irq: Trying to set virq count to %d\n", count); | |
fef1c772 | 585 | |
0ebfff14 BH |
586 | BUG_ON(count < NUM_ISA_INTERRUPTS); |
587 | if (count < NR_IRQS) | |
588 | irq_virq_count = count; | |
589 | } | |
590 | ||
6fde40f3 ME |
591 | static int irq_setup_virq(struct irq_host *host, unsigned int virq, |
592 | irq_hw_number_t hwirq) | |
593 | { | |
594 | /* Clear IRQ_NOREQUEST flag */ | |
595 | get_irq_desc(virq)->status &= ~IRQ_NOREQUEST; | |
596 | ||
597 | /* map it */ | |
598 | smp_wmb(); | |
599 | irq_map[virq].hwirq = hwirq; | |
600 | smp_mb(); | |
601 | ||
602 | if (host->ops->map(host, virq, hwirq)) { | |
603 | pr_debug("irq: -> mapping failed, freeing\n"); | |
604 | irq_free_virt(virq, 1); | |
605 | return -1; | |
606 | } | |
607 | ||
608 | return 0; | |
609 | } | |
8ec8f2e8 | 610 | |
ee51de56 ME |
611 | unsigned int irq_create_direct_mapping(struct irq_host *host) |
612 | { | |
613 | unsigned int virq; | |
614 | ||
615 | if (host == NULL) | |
616 | host = irq_default_host; | |
617 | ||
618 | BUG_ON(host == NULL); | |
619 | WARN_ON(host->revmap_type != IRQ_HOST_MAP_NOMAP); | |
620 | ||
621 | virq = irq_alloc_virt(host, 1, 0); | |
622 | if (virq == NO_IRQ) { | |
623 | pr_debug("irq: create_direct virq allocation failed\n"); | |
624 | return NO_IRQ; | |
625 | } | |
626 | ||
627 | pr_debug("irq: create_direct obtained virq %d\n", virq); | |
628 | ||
629 | if (irq_setup_virq(host, virq, virq)) | |
630 | return NO_IRQ; | |
631 | ||
632 | return virq; | |
633 | } | |
634 | ||
0ebfff14 | 635 | unsigned int irq_create_mapping(struct irq_host *host, |
6e99e458 | 636 | irq_hw_number_t hwirq) |
0ebfff14 BH |
637 | { |
638 | unsigned int virq, hint; | |
639 | ||
6e99e458 | 640 | pr_debug("irq: irq_create_mapping(0x%p, 0x%lx)\n", host, hwirq); |
0ebfff14 BH |
641 | |
642 | /* Look for default host if nececssary */ | |
643 | if (host == NULL) | |
644 | host = irq_default_host; | |
645 | if (host == NULL) { | |
646 | printk(KERN_WARNING "irq_create_mapping called for" | |
647 | " NULL host, hwirq=%lx\n", hwirq); | |
648 | WARN_ON(1); | |
649 | return NO_IRQ; | |
1da177e4 | 650 | } |
0ebfff14 | 651 | pr_debug("irq: -> using host @%p\n", host); |
1da177e4 | 652 | |
0ebfff14 BH |
653 | /* Check if mapping already exist, if it does, call |
654 | * host->ops->map() to update the flags | |
655 | */ | |
656 | virq = irq_find_mapping(host, hwirq); | |
f5921697 | 657 | if (virq != NO_IRQ) { |
acc900ef IK |
658 | if (host->ops->remap) |
659 | host->ops->remap(host, virq, hwirq); | |
0ebfff14 | 660 | pr_debug("irq: -> existing mapping on virq %d\n", virq); |
0ebfff14 | 661 | return virq; |
1da177e4 LT |
662 | } |
663 | ||
0ebfff14 BH |
664 | /* Get a virtual interrupt number */ |
665 | if (host->revmap_type == IRQ_HOST_MAP_LEGACY) { | |
666 | /* Handle legacy */ | |
667 | virq = (unsigned int)hwirq; | |
668 | if (virq == 0 || virq >= NUM_ISA_INTERRUPTS) | |
669 | return NO_IRQ; | |
670 | return virq; | |
671 | } else { | |
672 | /* Allocate a virtual interrupt number */ | |
673 | hint = hwirq % irq_virq_count; | |
674 | virq = irq_alloc_virt(host, 1, hint); | |
675 | if (virq == NO_IRQ) { | |
676 | pr_debug("irq: -> virq allocation failed\n"); | |
677 | return NO_IRQ; | |
678 | } | |
679 | } | |
680 | pr_debug("irq: -> obtained virq %d\n", virq); | |
681 | ||
6fde40f3 | 682 | if (irq_setup_virq(host, virq, hwirq)) |
0ebfff14 | 683 | return NO_IRQ; |
6fde40f3 | 684 | |
1da177e4 | 685 | return virq; |
0ebfff14 BH |
686 | } |
687 | EXPORT_SYMBOL_GPL(irq_create_mapping); | |
688 | ||
f3d2ab41 AV |
689 | unsigned int irq_create_of_mapping(struct device_node *controller, |
690 | u32 *intspec, unsigned int intsize) | |
0ebfff14 BH |
691 | { |
692 | struct irq_host *host; | |
693 | irq_hw_number_t hwirq; | |
6e99e458 BH |
694 | unsigned int type = IRQ_TYPE_NONE; |
695 | unsigned int virq; | |
1da177e4 | 696 | |
0ebfff14 BH |
697 | if (controller == NULL) |
698 | host = irq_default_host; | |
699 | else | |
700 | host = irq_find_host(controller); | |
6e99e458 BH |
701 | if (host == NULL) { |
702 | printk(KERN_WARNING "irq: no irq host found for %s !\n", | |
703 | controller->full_name); | |
0ebfff14 | 704 | return NO_IRQ; |
6e99e458 | 705 | } |
0ebfff14 BH |
706 | |
707 | /* If host has no translation, then we assume interrupt line */ | |
708 | if (host->ops->xlate == NULL) | |
709 | hwirq = intspec[0]; | |
710 | else { | |
711 | if (host->ops->xlate(host, controller, intspec, intsize, | |
6e99e458 | 712 | &hwirq, &type)) |
0ebfff14 | 713 | return NO_IRQ; |
1da177e4 | 714 | } |
0ebfff14 | 715 | |
6e99e458 BH |
716 | /* Create mapping */ |
717 | virq = irq_create_mapping(host, hwirq); | |
718 | if (virq == NO_IRQ) | |
719 | return virq; | |
720 | ||
721 | /* Set type if specified and different than the current one */ | |
722 | if (type != IRQ_TYPE_NONE && | |
723 | type != (get_irq_desc(virq)->status & IRQF_TRIGGER_MASK)) | |
724 | set_irq_type(virq, type); | |
725 | return virq; | |
1da177e4 | 726 | } |
0ebfff14 | 727 | EXPORT_SYMBOL_GPL(irq_create_of_mapping); |
1da177e4 | 728 | |
0ebfff14 | 729 | unsigned int irq_of_parse_and_map(struct device_node *dev, int index) |
1da177e4 | 730 | { |
0ebfff14 | 731 | struct of_irq oirq; |
1da177e4 | 732 | |
0ebfff14 BH |
733 | if (of_irq_map_one(dev, index, &oirq)) |
734 | return NO_IRQ; | |
1da177e4 | 735 | |
0ebfff14 BH |
736 | return irq_create_of_mapping(oirq.controller, oirq.specifier, |
737 | oirq.size); | |
738 | } | |
739 | EXPORT_SYMBOL_GPL(irq_of_parse_and_map); | |
1da177e4 | 740 | |
0ebfff14 BH |
741 | void irq_dispose_mapping(unsigned int virq) |
742 | { | |
5414c6be | 743 | struct irq_host *host; |
0ebfff14 | 744 | irq_hw_number_t hwirq; |
1da177e4 | 745 | |
5414c6be ME |
746 | if (virq == NO_IRQ) |
747 | return; | |
748 | ||
749 | host = irq_map[virq].host; | |
0ebfff14 BH |
750 | WARN_ON (host == NULL); |
751 | if (host == NULL) | |
752 | return; | |
1da177e4 | 753 | |
0ebfff14 BH |
754 | /* Never unmap legacy interrupts */ |
755 | if (host->revmap_type == IRQ_HOST_MAP_LEGACY) | |
756 | return; | |
1da177e4 | 757 | |
0ebfff14 BH |
758 | /* remove chip and handler */ |
759 | set_irq_chip_and_handler(virq, NULL, NULL); | |
760 | ||
761 | /* Make sure it's completed */ | |
762 | synchronize_irq(virq); | |
763 | ||
764 | /* Tell the PIC about it */ | |
765 | if (host->ops->unmap) | |
766 | host->ops->unmap(host, virq); | |
767 | smp_mb(); | |
768 | ||
769 | /* Clear reverse map */ | |
770 | hwirq = irq_map[virq].hwirq; | |
771 | switch(host->revmap_type) { | |
772 | case IRQ_HOST_MAP_LINEAR: | |
773 | if (hwirq < host->revmap_data.linear.size) | |
f5921697 | 774 | host->revmap_data.linear.revmap[hwirq] = NO_IRQ; |
0ebfff14 BH |
775 | break; |
776 | case IRQ_HOST_MAP_TREE: | |
967e012e SD |
777 | /* |
778 | * Check if radix tree allocated yet, if not then nothing to | |
779 | * remove. | |
780 | */ | |
781 | smp_rmb(); | |
782 | if (revmap_trees_allocated < 1) | |
0ebfff14 | 783 | break; |
150c6c8f | 784 | mutex_lock(&revmap_trees_mutex); |
0ebfff14 | 785 | radix_tree_delete(&host->revmap_data.tree, hwirq); |
150c6c8f | 786 | mutex_unlock(&revmap_trees_mutex); |
0ebfff14 BH |
787 | break; |
788 | } | |
1da177e4 | 789 | |
0ebfff14 BH |
790 | /* Destroy map */ |
791 | smp_mb(); | |
792 | irq_map[virq].hwirq = host->inval_irq; | |
1da177e4 | 793 | |
0ebfff14 BH |
794 | /* Set some flags */ |
795 | get_irq_desc(virq)->status |= IRQ_NOREQUEST; | |
1da177e4 | 796 | |
0ebfff14 BH |
797 | /* Free it */ |
798 | irq_free_virt(virq, 1); | |
1da177e4 | 799 | } |
0ebfff14 | 800 | EXPORT_SYMBOL_GPL(irq_dispose_mapping); |
1da177e4 | 801 | |
0ebfff14 BH |
802 | unsigned int irq_find_mapping(struct irq_host *host, |
803 | irq_hw_number_t hwirq) | |
804 | { | |
805 | unsigned int i; | |
806 | unsigned int hint = hwirq % irq_virq_count; | |
807 | ||
808 | /* Look for default host if nececssary */ | |
809 | if (host == NULL) | |
810 | host = irq_default_host; | |
811 | if (host == NULL) | |
812 | return NO_IRQ; | |
813 | ||
814 | /* legacy -> bail early */ | |
815 | if (host->revmap_type == IRQ_HOST_MAP_LEGACY) | |
816 | return hwirq; | |
817 | ||
818 | /* Slow path does a linear search of the map */ | |
819 | if (hint < NUM_ISA_INTERRUPTS) | |
820 | hint = NUM_ISA_INTERRUPTS; | |
821 | i = hint; | |
822 | do { | |
823 | if (irq_map[i].host == host && | |
824 | irq_map[i].hwirq == hwirq) | |
825 | return i; | |
826 | i++; | |
827 | if (i >= irq_virq_count) | |
828 | i = NUM_ISA_INTERRUPTS; | |
829 | } while(i != hint); | |
830 | return NO_IRQ; | |
831 | } | |
832 | EXPORT_SYMBOL_GPL(irq_find_mapping); | |
1da177e4 | 833 | |
0ebfff14 | 834 | |
967e012e SD |
835 | unsigned int irq_radix_revmap_lookup(struct irq_host *host, |
836 | irq_hw_number_t hwirq) | |
1da177e4 | 837 | { |
0ebfff14 BH |
838 | struct irq_map_entry *ptr; |
839 | unsigned int virq; | |
1da177e4 | 840 | |
0ebfff14 | 841 | WARN_ON(host->revmap_type != IRQ_HOST_MAP_TREE); |
1da177e4 | 842 | |
967e012e SD |
843 | /* |
844 | * Check if the radix tree exists and has bee initialized. | |
845 | * If not, we fallback to slow mode | |
0ebfff14 | 846 | */ |
967e012e | 847 | if (revmap_trees_allocated < 2) |
0ebfff14 BH |
848 | return irq_find_mapping(host, hwirq); |
849 | ||
0ebfff14 | 850 | /* Now try to resolve */ |
150c6c8f SD |
851 | /* |
852 | * No rcu_read_lock(ing) needed, the ptr returned can't go under us | |
853 | * as it's referencing an entry in the static irq_map table. | |
854 | */ | |
967e012e | 855 | ptr = radix_tree_lookup(&host->revmap_data.tree, hwirq); |
8ec8f2e8 | 856 | |
967e012e SD |
857 | /* |
858 | * If found in radix tree, then fine. | |
859 | * Else fallback to linear lookup - this should not happen in practice | |
860 | * as it means that we failed to insert the node in the radix tree. | |
861 | */ | |
862 | if (ptr) | |
0ebfff14 | 863 | virq = ptr - irq_map; |
967e012e SD |
864 | else |
865 | virq = irq_find_mapping(host, hwirq); | |
866 | ||
867 | return virq; | |
868 | } | |
869 | ||
870 | void irq_radix_revmap_insert(struct irq_host *host, unsigned int virq, | |
871 | irq_hw_number_t hwirq) | |
872 | { | |
967e012e SD |
873 | |
874 | WARN_ON(host->revmap_type != IRQ_HOST_MAP_TREE); | |
875 | ||
876 | /* | |
877 | * Check if the radix tree exists yet. | |
878 | * If not, then the irq will be inserted into the tree when it gets | |
879 | * initialized. | |
880 | */ | |
881 | smp_rmb(); | |
882 | if (revmap_trees_allocated < 1) | |
883 | return; | |
0ebfff14 | 884 | |
8ec8f2e8 | 885 | if (virq != NO_IRQ) { |
150c6c8f | 886 | mutex_lock(&revmap_trees_mutex); |
967e012e SD |
887 | radix_tree_insert(&host->revmap_data.tree, hwirq, |
888 | &irq_map[virq]); | |
150c6c8f | 889 | mutex_unlock(&revmap_trees_mutex); |
8ec8f2e8 | 890 | } |
1da177e4 LT |
891 | } |
892 | ||
0ebfff14 BH |
893 | unsigned int irq_linear_revmap(struct irq_host *host, |
894 | irq_hw_number_t hwirq) | |
c6622f63 | 895 | { |
0ebfff14 | 896 | unsigned int *revmap; |
c6622f63 | 897 | |
0ebfff14 BH |
898 | WARN_ON(host->revmap_type != IRQ_HOST_MAP_LINEAR); |
899 | ||
900 | /* Check revmap bounds */ | |
901 | if (unlikely(hwirq >= host->revmap_data.linear.size)) | |
902 | return irq_find_mapping(host, hwirq); | |
903 | ||
904 | /* Check if revmap was allocated */ | |
905 | revmap = host->revmap_data.linear.revmap; | |
906 | if (unlikely(revmap == NULL)) | |
907 | return irq_find_mapping(host, hwirq); | |
908 | ||
909 | /* Fill up revmap with slow path if no mapping found */ | |
910 | if (unlikely(revmap[hwirq] == NO_IRQ)) | |
911 | revmap[hwirq] = irq_find_mapping(host, hwirq); | |
912 | ||
913 | return revmap[hwirq]; | |
c6622f63 PM |
914 | } |
915 | ||
0ebfff14 BH |
916 | unsigned int irq_alloc_virt(struct irq_host *host, |
917 | unsigned int count, | |
918 | unsigned int hint) | |
919 | { | |
920 | unsigned long flags; | |
921 | unsigned int i, j, found = NO_IRQ; | |
c6622f63 | 922 | |
0ebfff14 BH |
923 | if (count == 0 || count > (irq_virq_count - NUM_ISA_INTERRUPTS)) |
924 | return NO_IRQ; | |
925 | ||
926 | spin_lock_irqsave(&irq_big_lock, flags); | |
927 | ||
928 | /* Use hint for 1 interrupt if any */ | |
929 | if (count == 1 && hint >= NUM_ISA_INTERRUPTS && | |
930 | hint < irq_virq_count && irq_map[hint].host == NULL) { | |
931 | found = hint; | |
932 | goto hint_found; | |
933 | } | |
934 | ||
935 | /* Look for count consecutive numbers in the allocatable | |
936 | * (non-legacy) space | |
937 | */ | |
e1251465 ME |
938 | for (i = NUM_ISA_INTERRUPTS, j = 0; i < irq_virq_count; i++) { |
939 | if (irq_map[i].host != NULL) | |
940 | j = 0; | |
941 | else | |
942 | j++; | |
943 | ||
944 | if (j == count) { | |
945 | found = i - count + 1; | |
946 | break; | |
947 | } | |
0ebfff14 BH |
948 | } |
949 | if (found == NO_IRQ) { | |
950 | spin_unlock_irqrestore(&irq_big_lock, flags); | |
951 | return NO_IRQ; | |
952 | } | |
953 | hint_found: | |
954 | for (i = found; i < (found + count); i++) { | |
955 | irq_map[i].hwirq = host->inval_irq; | |
956 | smp_wmb(); | |
957 | irq_map[i].host = host; | |
958 | } | |
959 | spin_unlock_irqrestore(&irq_big_lock, flags); | |
960 | return found; | |
961 | } | |
962 | ||
963 | void irq_free_virt(unsigned int virq, unsigned int count) | |
1da177e4 LT |
964 | { |
965 | unsigned long flags; | |
0ebfff14 | 966 | unsigned int i; |
1da177e4 | 967 | |
0ebfff14 BH |
968 | WARN_ON (virq < NUM_ISA_INTERRUPTS); |
969 | WARN_ON (count == 0 || (virq + count) > irq_virq_count); | |
1da177e4 | 970 | |
0ebfff14 BH |
971 | spin_lock_irqsave(&irq_big_lock, flags); |
972 | for (i = virq; i < (virq + count); i++) { | |
973 | struct irq_host *host; | |
1da177e4 | 974 | |
0ebfff14 BH |
975 | if (i < NUM_ISA_INTERRUPTS || |
976 | (virq + count) > irq_virq_count) | |
977 | continue; | |
1da177e4 | 978 | |
0ebfff14 BH |
979 | host = irq_map[i].host; |
980 | irq_map[i].hwirq = host->inval_irq; | |
981 | smp_wmb(); | |
982 | irq_map[i].host = NULL; | |
983 | } | |
984 | spin_unlock_irqrestore(&irq_big_lock, flags); | |
1da177e4 | 985 | } |
0ebfff14 BH |
986 | |
987 | void irq_early_init(void) | |
988 | { | |
989 | unsigned int i; | |
990 | ||
991 | for (i = 0; i < NR_IRQS; i++) | |
992 | get_irq_desc(i)->status |= IRQ_NOREQUEST; | |
993 | } | |
994 | ||
995 | /* We need to create the radix trees late */ | |
996 | static int irq_late_init(void) | |
997 | { | |
998 | struct irq_host *h; | |
967e012e | 999 | unsigned int i; |
0ebfff14 | 1000 | |
967e012e SD |
1001 | /* |
1002 | * No mutual exclusion with respect to accessors of the tree is needed | |
1003 | * here as the synchronization is done via the state variable | |
1004 | * revmap_trees_allocated. | |
1005 | */ | |
0ebfff14 BH |
1006 | list_for_each_entry(h, &irq_hosts, link) { |
1007 | if (h->revmap_type == IRQ_HOST_MAP_TREE) | |
967e012e SD |
1008 | INIT_RADIX_TREE(&h->revmap_data.tree, GFP_KERNEL); |
1009 | } | |
1010 | ||
1011 | /* | |
1012 | * Make sure the radix trees inits are visible before setting | |
1013 | * the flag | |
1014 | */ | |
1015 | smp_wmb(); | |
1016 | revmap_trees_allocated = 1; | |
1017 | ||
1018 | /* | |
1019 | * Insert the reverse mapping for those interrupts already present | |
1020 | * in irq_map[]. | |
1021 | */ | |
150c6c8f | 1022 | mutex_lock(&revmap_trees_mutex); |
967e012e SD |
1023 | for (i = 0; i < irq_virq_count; i++) { |
1024 | if (irq_map[i].host && | |
1025 | (irq_map[i].host->revmap_type == IRQ_HOST_MAP_TREE)) | |
1026 | radix_tree_insert(&irq_map[i].host->revmap_data.tree, | |
1027 | irq_map[i].hwirq, &irq_map[i]); | |
0ebfff14 | 1028 | } |
150c6c8f | 1029 | mutex_unlock(&revmap_trees_mutex); |
0ebfff14 | 1030 | |
967e012e SD |
1031 | /* |
1032 | * Make sure the radix trees insertions are visible before setting | |
1033 | * the flag | |
1034 | */ | |
1035 | smp_wmb(); | |
1036 | revmap_trees_allocated = 2; | |
1037 | ||
0ebfff14 BH |
1038 | return 0; |
1039 | } | |
1040 | arch_initcall(irq_late_init); | |
1041 | ||
60b332e7 ME |
1042 | #ifdef CONFIG_VIRQ_DEBUG |
1043 | static int virq_debug_show(struct seq_file *m, void *private) | |
1044 | { | |
1045 | unsigned long flags; | |
97f7d6bc | 1046 | struct irq_desc *desc; |
60b332e7 ME |
1047 | const char *p; |
1048 | char none[] = "none"; | |
1049 | int i; | |
1050 | ||
1051 | seq_printf(m, "%-5s %-7s %-15s %s\n", "virq", "hwirq", | |
1052 | "chip name", "host name"); | |
1053 | ||
1054 | for (i = 1; i < NR_IRQS; i++) { | |
1055 | desc = get_irq_desc(i); | |
1056 | spin_lock_irqsave(&desc->lock, flags); | |
1057 | ||
1058 | if (desc->action && desc->action->handler) { | |
1059 | seq_printf(m, "%5d ", i); | |
1060 | seq_printf(m, "0x%05lx ", virq_to_hw(i)); | |
1061 | ||
1062 | if (desc->chip && desc->chip->typename) | |
1063 | p = desc->chip->typename; | |
1064 | else | |
1065 | p = none; | |
1066 | seq_printf(m, "%-15s ", p); | |
1067 | ||
1068 | if (irq_map[i].host && irq_map[i].host->of_node) | |
1069 | p = irq_map[i].host->of_node->full_name; | |
1070 | else | |
1071 | p = none; | |
1072 | seq_printf(m, "%s\n", p); | |
1073 | } | |
1074 | ||
1075 | spin_unlock_irqrestore(&desc->lock, flags); | |
1076 | } | |
1077 | ||
1078 | return 0; | |
1079 | } | |
1080 | ||
1081 | static int virq_debug_open(struct inode *inode, struct file *file) | |
1082 | { | |
1083 | return single_open(file, virq_debug_show, inode->i_private); | |
1084 | } | |
1085 | ||
1086 | static const struct file_operations virq_debug_fops = { | |
1087 | .open = virq_debug_open, | |
1088 | .read = seq_read, | |
1089 | .llseek = seq_lseek, | |
1090 | .release = single_release, | |
1091 | }; | |
1092 | ||
1093 | static int __init irq_debugfs_init(void) | |
1094 | { | |
1095 | if (debugfs_create_file("virq_mapping", S_IRUGO, powerpc_debugfs_root, | |
476ff8a0 | 1096 | NULL, &virq_debug_fops) == NULL) |
60b332e7 ME |
1097 | return -ENOMEM; |
1098 | ||
1099 | return 0; | |
1100 | } | |
1101 | __initcall(irq_debugfs_init); | |
1102 | #endif /* CONFIG_VIRQ_DEBUG */ | |
1103 | ||
c6622f63 | 1104 | #ifdef CONFIG_PPC64 |
1da177e4 LT |
1105 | static int __init setup_noirqdistrib(char *str) |
1106 | { | |
1107 | distribute_irqs = 0; | |
1108 | return 1; | |
1109 | } | |
1110 | ||
1111 | __setup("noirqdistrib", setup_noirqdistrib); | |
756e7104 | 1112 | #endif /* CONFIG_PPC64 */ |