convert 'memory' sysdev_class to a regular subsystem
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / powerpc / kernel / cpu_setup_44x.S
CommitLineData
84e3ad5b
VB
1/*
2 * This file contains low level CPU setup functions.
3 * Valentine Barshak <vbarshak@ru.mvista.com>
4 * MontaVista Software, Inc (c) 2007
5 *
464076a4 6 * Based on cpu_setup_6xx code by
84e3ad5b
VB
7 * Benjamin Herrenschmidt <benh@kernel.crashing.org>
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version
12 * 2 of the License, or (at your option) any later version.
13 *
14 */
15
16#include <asm/processor.h>
17#include <asm/cputable.h>
18#include <asm/ppc_asm.h>
19
8112753b
VB
20_GLOBAL(__setup_cpu_440ep)
21 b __init_fpu_44x
22_GLOBAL(__setup_cpu_440epx)
340ffd26
VB
23 mflr r4
24 bl __init_fpu_44x
25 bl __plb_disable_wrp
47c0bd1a 26 bl __fixup_440A_mcheck
340ffd26
VB
27 mtlr r4
28 blr
29_GLOBAL(__setup_cpu_440grx)
9ac30c31
JB
30 mflr r4
31 bl __plb_disable_wrp
32 bl __fixup_440A_mcheck
33 mtlr r4
34 blr
464076a4 35_GLOBAL(__setup_cpu_460ex)
939e622c 36_GLOBAL(__setup_cpu_460gt)
6c712090 37_GLOBAL(__setup_cpu_460sx)
6edc323d 38_GLOBAL(__setup_cpu_apm821xx)
6612d9b0
BH
39 mflr r4
40 bl __init_fpu_44x
41 bl __fixup_440A_mcheck
42 mtlr r4
43 blr
44
640d17d6 45_GLOBAL(__setup_cpu_440x5)
47c0bd1a
BH
46_GLOBAL(__setup_cpu_440gx)
47_GLOBAL(__setup_cpu_440spe)
48 b __fixup_440A_mcheck
340ffd26 49
8112753b
VB
50/* enable APU between CPU and FPU */
51_GLOBAL(__init_fpu_44x)
52 mfspr r3,SPRN_CCR0
53 /* Clear DAPUIB flag in CCR0 */
54 rlwinm r3,r3,0,12,10
55 mtspr SPRN_CCR0,r3
56 isync
57 blr
58
340ffd26
VB
59/*
60 * Workaround for the incorrect write to DDR SDRAM errata.
61 * The write address can be corrupted during writes to
62 * DDR SDRAM when write pipelining is enabled on PLB0.
63 * Disable write pipelining here.
64 */
65#define DCRN_PLB4A0_ACR 0x81
66
67_GLOBAL(__plb_disable_wrp)
68 mfdcr r3,DCRN_PLB4A0_ACR
69 /* clear WRP bit in PLB4A0_ACR */
70 rlwinm r3,r3,0,8,6
71 mtdcr DCRN_PLB4A0_ACR,r3
72 isync
73 blr
74