[PATCH] i386: Page-align the GDT
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / i386 / kernel / head.S
CommitLineData
1da177e4
LT
1/*
2 * linux/arch/i386/kernel/head.S -- the 32-bit startup code.
3 *
4 * Copyright (C) 1991, 1992 Linus Torvalds
5 *
6 * Enhanced CPU detection and feature setting code by Mike Jagdis
7 * and Martin Mares, November 1997.
8 */
9
10.text
1da177e4
LT
11#include <linux/threads.h>
12#include <linux/linkage.h>
13#include <asm/segment.h>
14#include <asm/page.h>
15#include <asm/pgtable.h>
16#include <asm/desc.h>
17#include <asm/cache.h>
18#include <asm/thread_info.h>
86feeaa8 19#include <asm/asm-offsets.h>
1da177e4
LT
20#include <asm/setup.h>
21
22/*
23 * References to members of the new_cpu_data structure.
24 */
25
26#define X86 new_cpu_data+CPUINFO_x86
27#define X86_VENDOR new_cpu_data+CPUINFO_x86_vendor
28#define X86_MODEL new_cpu_data+CPUINFO_x86_model
29#define X86_MASK new_cpu_data+CPUINFO_x86_mask
30#define X86_HARD_MATH new_cpu_data+CPUINFO_hard_math
31#define X86_CPUID new_cpu_data+CPUINFO_cpuid_level
32#define X86_CAPABILITY new_cpu_data+CPUINFO_x86_capability
33#define X86_VENDOR_ID new_cpu_data+CPUINFO_x86_vendor_id
34
35/*
36 * This is how much memory *in addition to the memory covered up to
37 * and including _end* we need mapped initially. We need one bit for
38 * each possible page, but only in low memory, which means
39 * 2^32/4096/8 = 128K worst case (4G/4G split.)
40 *
41 * Modulo rounding, each megabyte assigned here requires a kilobyte of
42 * memory, which is currently unreclaimed.
43 *
44 * This should be a multiple of a page.
45 */
46#define INIT_MAP_BEYOND_END (128*1024)
47
48
49/*
50 * 32-bit kernel entrypoint; only used by the boot CPU. On entry,
51 * %esi points to the real-mode code as a 32-bit pointer.
52 * CS and DS must be 4 GB flat segments, but we don't depend on
53 * any particular GDT layout, because we load our own as soon as we
54 * can.
55 */
f8657e1b 56.section .text.head,"ax",@progbits
1da177e4
LT
57ENTRY(startup_32)
58
c9ccf30d
RR
59#ifdef CONFIG_PARAVIRT
60 movl %cs, %eax
61 testl $0x3, %eax
62 jnz startup_paravirt
63#endif
64
1da177e4
LT
65/*
66 * Set segments to known values.
67 */
68 cld
69 lgdt boot_gdt_descr - __PAGE_OFFSET
70 movl $(__BOOT_DS),%eax
71 movl %eax,%ds
72 movl %eax,%es
73 movl %eax,%fs
74 movl %eax,%gs
75
76/*
77 * Clear BSS first so that there are no surprises...
78 * No need to cld as DF is already clear from cld above...
79 */
80 xorl %eax,%eax
81 movl $__bss_start - __PAGE_OFFSET,%edi
82 movl $__bss_stop - __PAGE_OFFSET,%ecx
83 subl %edi,%ecx
84 shrl $2,%ecx
85 rep ; stosl
484b90c4
VG
86/*
87 * Copy bootup parameters out of the way.
88 * Note: %esi still has the pointer to the real-mode data.
89 * With the kexec as boot loader, parameter segment might be loaded beyond
90 * kernel image and might not even be addressable by early boot page tables.
91 * (kexec on panic case). Hence copy out the parameters before initializing
92 * page tables.
93 */
94 movl $(boot_params - __PAGE_OFFSET),%edi
95 movl $(PARAM_SIZE/4),%ecx
96 cld
97 rep
98 movsl
99 movl boot_params - __PAGE_OFFSET + NEW_CL_POINTER,%esi
100 andl %esi,%esi
101 jnz 2f # New command line protocol
102 cmpw $(OLD_CL_MAGIC),OLD_CL_MAGIC_ADDR
103 jne 1f
104 movzwl OLD_CL_OFFSET,%esi
105 addl $(OLD_CL_BASE_ADDR),%esi
1062:
4e498b66 107 movl $(boot_command_line - __PAGE_OFFSET),%edi
484b90c4
VG
108 movl $(COMMAND_LINE_SIZE/4),%ecx
109 rep
110 movsl
1111:
1da177e4
LT
112
113/*
114 * Initialize page tables. This creates a PDE and a set of page
115 * tables, which are located immediately beyond _end. The variable
116 * init_pg_tables_end is set up to point to the first "safe" location.
117 * Mappings are created both at virtual address 0 (identity mapping)
118 * and PAGE_OFFSET for up to _end+sizeof(page tables)+INIT_MAP_BEYOND_END.
119 *
120 * Warning: don't use %esi or the stack in this code. However, %esp
121 * can be used as a GPR if you really need it...
122 */
123page_pde_offset = (__PAGE_OFFSET >> 20);
124
125 movl $(pg0 - __PAGE_OFFSET), %edi
126 movl $(swapper_pg_dir - __PAGE_OFFSET), %edx
127 movl $0x007, %eax /* 0x007 = PRESENT+RW+USER */
12810:
129 leal 0x007(%edi),%ecx /* Create PDE entry */
130 movl %ecx,(%edx) /* Store identity PDE entry */
131 movl %ecx,page_pde_offset(%edx) /* Store kernel PDE entry */
132 addl $4,%edx
133 movl $1024, %ecx
13411:
135 stosl
136 addl $0x1000,%eax
137 loop 11b
138 /* End condition: we must map up to and including INIT_MAP_BEYOND_END */
139 /* bytes beyond the end of our own page tables; the +0x007 is the attribute bits */
140 leal (INIT_MAP_BEYOND_END+0x007)(%edi),%ebp
141 cmpl %ebp,%eax
142 jb 10b
143 movl %edi,(init_pg_tables_end - __PAGE_OFFSET)
144
1da177e4
LT
145 xorl %ebx,%ebx /* This is the boot CPU (BSP) */
146 jmp 3f
1da177e4
LT
147/*
148 * Non-boot CPU entry point; entered from trampoline.S
149 * We can't lgdt here, because lgdt itself uses a data segment, but
52de74dd 150 * we know the trampoline has already loaded the boot_gdt for us.
f8657e1b
VG
151 *
152 * If cpu hotplug is not supported then this code can go in init section
153 * which will be freed later
1da177e4 154 */
f8657e1b
VG
155
156#ifdef CONFIG_HOTPLUG_CPU
157.section .text,"ax",@progbits
158#else
159.section .init.text,"ax",@progbits
160#endif
161
162#ifdef CONFIG_SMP
1da177e4
LT
163ENTRY(startup_32_smp)
164 cld
165 movl $(__BOOT_DS),%eax
166 movl %eax,%ds
167 movl %eax,%es
168 movl %eax,%fs
169 movl %eax,%gs
170
171/*
172 * New page tables may be in 4Mbyte page mode and may
173 * be using the global pages.
174 *
175 * NOTE! If we are on a 486 we may have no cr4 at all!
176 * So we do not try to touch it unless we really have
177 * some bits in it to set. This won't work if the BSP
178 * implements cr4 but this AP does not -- very unlikely
179 * but be warned! The same applies to the pse feature
180 * if not equally supported. --macro
181 *
182 * NOTE! We have to correct for the fact that we're
183 * not yet offset PAGE_OFFSET..
184 */
185#define cr4_bits mmu_cr4_features-__PAGE_OFFSET
186 movl cr4_bits,%edx
187 andl %edx,%edx
188 jz 6f
189 movl %cr4,%eax # Turn on paging options (PSE,PAE,..)
190 orl %edx,%eax
191 movl %eax,%cr4
192
193 btl $5, %eax # check if PAE is enabled
194 jnc 6f
195
196 /* Check if extended functions are implemented */
197 movl $0x80000000, %eax
198 cpuid
199 cmpl $0x80000000, %eax
200 jbe 6f
201 mov $0x80000001, %eax
202 cpuid
203 /* Execute Disable bit supported? */
204 btl $20, %edx
205 jnc 6f
206
207 /* Setup EFER (Extended Feature Enable Register) */
208 movl $0xc0000080, %ecx
209 rdmsr
210
211 btsl $11, %eax
212 /* Make changes effective */
213 wrmsr
214
2156:
216 /* This is a secondary processor (AP) */
217 xorl %ebx,%ebx
218 incl %ebx
219
1da177e4 220#endif /* CONFIG_SMP */
f8657e1b 2213:
1da177e4
LT
222
223/*
224 * Enable paging
225 */
226 movl $swapper_pg_dir-__PAGE_OFFSET,%eax
227 movl %eax,%cr3 /* set the page table pointer.. */
228 movl %cr0,%eax
229 orl $0x80000000,%eax
230 movl %eax,%cr0 /* ..and set paging (PG) bit */
231 ljmp $__BOOT_CS,$1f /* Clear prefetch and normalize %eip */
2321:
233 /* Set up the stack pointer */
234 lss stack_start,%esp
235
236/*
237 * Initialize eflags. Some BIOS's leave bits like NT set. This would
238 * confuse the debugger if this code is traced.
239 * XXX - best to initialize before switching to protected mode.
240 */
241 pushl $0
242 popfl
243
244#ifdef CONFIG_SMP
245 andl %ebx,%ebx
246 jz 1f /* Initial CPU cleans BSS */
247 jmp checkCPUtype
2481:
249#endif /* CONFIG_SMP */
250
251/*
252 * start system 32-bit setup. We need to re-do some of the things done
253 * in 16-bit mode for the "real" operations.
254 */
255 call setup_idt
256
1da177e4
LT
257checkCPUtype:
258
259 movl $-1,X86_CPUID # -1 for no CPUID initially
260
261/* check if it is 486 or 386. */
262/*
263 * XXX - this does a lot of unnecessary setup. Alignment checks don't
264 * apply at our cpl of 0 and the stack ought to be aligned already, and
265 * we don't need to preserve eflags.
266 */
267
268 movb $3,X86 # at least 386
269 pushfl # push EFLAGS
270 popl %eax # get EFLAGS
271 movl %eax,%ecx # save original EFLAGS
272 xorl $0x240000,%eax # flip AC and ID bits in EFLAGS
273 pushl %eax # copy to EFLAGS
274 popfl # set EFLAGS
275 pushfl # get new EFLAGS
276 popl %eax # put it in eax
277 xorl %ecx,%eax # change in flags
278 pushl %ecx # restore original EFLAGS
279 popfl
280 testl $0x40000,%eax # check if AC bit changed
281 je is386
282
283 movb $4,X86 # at least 486
284 testl $0x200000,%eax # check if ID bit changed
285 je is486
286
287 /* get vendor info */
288 xorl %eax,%eax # call CPUID with 0 -> return vendor ID
289 cpuid
290 movl %eax,X86_CPUID # save CPUID level
291 movl %ebx,X86_VENDOR_ID # lo 4 chars
292 movl %edx,X86_VENDOR_ID+4 # next 4 chars
293 movl %ecx,X86_VENDOR_ID+8 # last 4 chars
294
295 orl %eax,%eax # do we have processor info as well?
296 je is486
297
298 movl $1,%eax # Use the CPUID instruction to get CPU type
299 cpuid
300 movb %al,%cl # save reg for future use
301 andb $0x0f,%ah # mask processor family
302 movb %ah,X86
303 andb $0xf0,%al # mask model
304 shrb $4,%al
305 movb %al,X86_MODEL
306 andb $0x0f,%cl # mask mask revision
307 movb %cl,X86_MASK
308 movl %edx,X86_CAPABILITY
309
310is486: movl $0x50022,%ecx # set AM, WP, NE and MP
311 jmp 2f
312
313is386: movl $2,%ecx # set MP
3142: movl %cr0,%eax
315 andl $0x80000011,%eax # Save PG,PE,ET
316 orl %ecx,%eax
317 movl %eax,%cr0
318
319 call check_x87
f95d47ca 320 call setup_pda
2a57ff1a 321 lgdt early_gdt_descr
1da177e4
LT
322 lidt idt_descr
323 ljmp $(__KERNEL_CS),$1f
3241: movl $(__KERNEL_DS),%eax # reload all the segment registers
325 movl %eax,%ss # after changing gdt.
326
327 movl $(__USER_DS),%eax # DS/ES contains default USER segment
328 movl %eax,%ds
329 movl %eax,%es
330
464d1a78
JF
331 xorl %eax,%eax # Clear GS and LDT
332 movl %eax,%gs
1da177e4 333 lldt %ax
f95d47ca
JF
334
335 movl $(__KERNEL_PDA),%eax
464d1a78 336 mov %eax,%fs
f95d47ca 337
1da177e4 338 cld # gcc2 wants the direction flag cleared at all times
26fd5e08 339 pushl $0 # fake return address for unwinder
1da177e4 340#ifdef CONFIG_SMP
d92de65c
SL
341 movb ready, %cl
342 movb $1, ready
29fe5f3b
AK
343 cmpb $0,%cl # the first CPU calls start_kernel
344 jne initialize_secondary # all other CPUs call initialize_secondary
1da177e4 345#endif /* CONFIG_SMP */
29fe5f3b 346 jmp start_kernel
1da177e4
LT
347
348/*
349 * We depend on ET to be correct. This checks for 287/387.
350 */
351check_x87:
352 movb $0,X86_HARD_MATH
353 clts
354 fninit
355 fstsw %ax
356 cmpb $0,%al
357 je 1f
358 movl %cr0,%eax /* no coprocessor: have to set bits */
359 xorl $4,%eax /* set EM */
360 movl %eax,%cr0
361 ret
362 ALIGN
3631: movb $1,X86_HARD_MATH
364 .byte 0xDB,0xE4 /* fsetpm for 287, ignored by 387 */
365 ret
366
f95d47ca
JF
367/*
368 * Point the GDT at this CPU's PDA. On boot this will be
369 * cpu_gdt_table and boot_pda; for secondary CPUs, these will be
370 * that CPU's GDT and PDA.
371 */
7ce0bcfd 372ENTRY(setup_pda)
f95d47ca
JF
373 /* get the PDA pointer */
374 movl start_pda, %eax
375
376 /* slot the PDA address into the GDT */
2a57ff1a 377 mov early_gdt_descr+2, %ecx
f95d47ca
JF
378 mov %ax, (__KERNEL_PDA+0+2)(%ecx) /* base & 0x0000ffff */
379 shr $16, %eax
380 mov %al, (__KERNEL_PDA+4+0)(%ecx) /* base & 0x00ff0000 */
381 mov %ah, (__KERNEL_PDA+4+3)(%ecx) /* base & 0xff000000 */
382 ret
383
1da177e4
LT
384/*
385 * setup_idt
386 *
387 * sets up a idt with 256 entries pointing to
388 * ignore_int, interrupt gates. It doesn't actually load
389 * idt - that can be done only after paging has been enabled
390 * and the kernel moved to PAGE_OFFSET. Interrupts
391 * are enabled elsewhere, when we can be relatively
392 * sure everything is ok.
393 *
394 * Warning: %esi is live across this function.
395 */
396setup_idt:
397 lea ignore_int,%edx
398 movl $(__KERNEL_CS << 16),%eax
399 movw %dx,%ax /* selector = 0x0010 = cs */
400 movw $0x8E00,%dx /* interrupt gate - dpl=0, present */
401
402 lea idt_table,%edi
403 mov $256,%ecx
404rp_sidt:
405 movl %eax,(%edi)
406 movl %edx,4(%edi)
407 addl $8,%edi
408 dec %ecx
409 jne rp_sidt
ec5c0926
CE
410
411.macro set_early_handler handler,trapno
412 lea \handler,%edx
413 movl $(__KERNEL_CS << 16),%eax
414 movw %dx,%ax
415 movw $0x8E00,%dx /* interrupt gate - dpl=0, present */
416 lea idt_table,%edi
417 movl %eax,8*\trapno(%edi)
418 movl %edx,8*\trapno+4(%edi)
419.endm
420
421 set_early_handler handler=early_divide_err,trapno=0
422 set_early_handler handler=early_illegal_opcode,trapno=6
423 set_early_handler handler=early_protection_fault,trapno=13
424 set_early_handler handler=early_page_fault,trapno=14
425
1da177e4
LT
426 ret
427
ec5c0926
CE
428early_divide_err:
429 xor %edx,%edx
430 pushl $0 /* fake errcode */
431 jmp early_fault
432
433early_illegal_opcode:
434 movl $6,%edx
435 pushl $0 /* fake errcode */
436 jmp early_fault
437
438early_protection_fault:
439 movl $13,%edx
440 jmp early_fault
441
442early_page_fault:
443 movl $14,%edx
444 jmp early_fault
445
446early_fault:
447 cld
448#ifdef CONFIG_PRINTK
449 movl $(__KERNEL_DS),%eax
450 movl %eax,%ds
451 movl %eax,%es
452 cmpl $2,early_recursion_flag
453 je hlt_loop
454 incl early_recursion_flag
455 movl %cr2,%eax
456 pushl %eax
457 pushl %edx /* trapno */
458 pushl $fault_msg
459#ifdef CONFIG_EARLY_PRINTK
460 call early_printk
461#else
462 call printk
463#endif
464#endif
465hlt_loop:
466 hlt
467 jmp hlt_loop
468
1da177e4
LT
469/* This is the default interrupt "handler" :-) */
470 ALIGN
471ignore_int:
472 cld
d59745ce 473#ifdef CONFIG_PRINTK
1da177e4
LT
474 pushl %eax
475 pushl %ecx
476 pushl %edx
477 pushl %es
478 pushl %ds
479 movl $(__KERNEL_DS),%eax
480 movl %eax,%ds
481 movl %eax,%es
ec5c0926
CE
482 cmpl $2,early_recursion_flag
483 je hlt_loop
484 incl early_recursion_flag
1da177e4
LT
485 pushl 16(%esp)
486 pushl 24(%esp)
487 pushl 32(%esp)
488 pushl 40(%esp)
489 pushl $int_msg
c0cdf193
IM
490#ifdef CONFIG_EARLY_PRINTK
491 call early_printk
492#else
1da177e4 493 call printk
c0cdf193 494#endif
1da177e4
LT
495 addl $(5*4),%esp
496 popl %ds
497 popl %es
498 popl %edx
499 popl %ecx
500 popl %eax
d59745ce 501#endif
1da177e4
LT
502 iret
503
f8657e1b 504.section .text
c9ccf30d
RR
505#ifdef CONFIG_PARAVIRT
506startup_paravirt:
507 cld
508 movl $(init_thread_union+THREAD_SIZE),%esp
509
510 /* We take pains to preserve all the regs. */
511 pushl %edx
512 pushl %ecx
513 pushl %eax
514
c9ccf30d
RR
515 pushl $__start_paravirtprobe
5161:
517 movl 0(%esp), %eax
992af681
RR
518 cmpl $__stop_paravirtprobe, %eax
519 je unhandled_paravirt
c9ccf30d
RR
520 pushl (%eax)
521 movl 8(%esp), %eax
522 call *(%esp)
523 popl %eax
524
525 movl 4(%esp), %eax
526 movl 8(%esp), %ecx
527 movl 12(%esp), %edx
528
529 addl $4, (%esp)
530 jmp 1b
992af681
RR
531
532unhandled_paravirt:
533 /* Nothing wanted us: we're screwed. */
534 ud2
c9ccf30d
RR
535#endif
536
1da177e4
LT
537/*
538 * Real beginning of normal "text" segment
539 */
540ENTRY(stext)
541ENTRY(_stext)
542
543/*
544 * BSS section
545 */
546.section ".bss.page_aligned","w"
547ENTRY(swapper_pg_dir)
548 .fill 1024,4,0
549ENTRY(empty_zero_page)
550 .fill 4096,1,0
551
552/*
553 * This starts the data section.
554 */
555.data
f95d47ca
JF
556ENTRY(start_pda)
557 .long boot_pda
1da177e4
LT
558
559ENTRY(stack_start)
560 .long init_thread_union+THREAD_SIZE
561 .long __BOOT_DS
562
563ready: .byte 0
564
ec5c0926
CE
565early_recursion_flag:
566 .long 0
567
1da177e4
LT
568int_msg:
569 .asciz "Unknown interrupt or fault at EIP %p %p %p\n"
570
ec5c0926
CE
571fault_msg:
572 .ascii "Int %d: CR2 %p err %p EIP %p CS %p flags %p\n"
573 .asciz "Stack: %p %p %p %p %p %p %p %p\n"
574
1da177e4
LT
575/*
576 * The IDT and GDT 'descriptors' are a strange 48-bit object
577 * only used by the lidt and lgdt instructions. They are not
578 * like usual segment descriptors - they consist of a 16-bit
579 * segment size, and 32-bit linear address value:
580 */
581
582.globl boot_gdt_descr
583.globl idt_descr
1da177e4
LT
584
585 ALIGN
586# early boot GDT descriptor (must use 1:1 address mapping)
587 .word 0 # 32 bit align gdt_desc.address
588boot_gdt_descr:
589 .word __BOOT_DS+7
52de74dd 590 .long boot_gdt - __PAGE_OFFSET
1da177e4
LT
591
592 .word 0 # 32-bit align idt_desc.address
593idt_descr:
594 .word IDT_ENTRIES*8-1 # idt contains 256 entries
595 .long idt_table
596
597# boot GDT descriptor (later on used by CPU#0):
598 .word 0 # 32 bit align gdt_desc.address
2a57ff1a 599ENTRY(early_gdt_descr)
1da177e4 600 .word GDT_ENTRIES*8-1
7a61d35d 601 .long per_cpu__gdt_page /* Overwritten for secondary CPUs */
1da177e4 602
1da177e4 603/*
52de74dd 604 * The boot_gdt must mirror the equivalent in setup.S and is
1da177e4
LT
605 * used only for booting.
606 */
607 .align L1_CACHE_BYTES
52de74dd 608ENTRY(boot_gdt)
1da177e4
LT
609 .fill GDT_ENTRY_BOOT_CS,8,0
610 .quad 0x00cf9a000000ffff /* kernel 4GB code at 0x00000000 */
611 .quad 0x00cf92000000ffff /* kernel 4GB data at 0x00000000 */