genirq: Convert irq_desc.lock to raw_spinlock
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / frv / kernel / irq.c
CommitLineData
1da177e4
LT
1/* irq.c: FRV IRQ handling
2 *
1bcbba30 3 * Copyright (C) 2003, 2004, 2006 Red Hat, Inc. All Rights Reserved.
1da177e4
LT
4 * Written by David Howells (dhowells@redhat.com)
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
1da177e4
LT
12#include <linux/ptrace.h>
13#include <linux/errno.h>
14#include <linux/signal.h>
15#include <linux/sched.h>
16#include <linux/ioport.h>
17#include <linux/interrupt.h>
18#include <linux/timex.h>
19#include <linux/slab.h>
20#include <linux/random.h>
1da177e4
LT
21#include <linux/init.h>
22#include <linux/kernel_stat.h>
23#include <linux/irq.h>
24#include <linux/proc_fs.h>
25#include <linux/seq_file.h>
40234401 26#include <linux/module.h>
1977f032 27#include <linux/bitops.h>
1da177e4
LT
28
29#include <asm/atomic.h>
30#include <asm/io.h>
31#include <asm/smp.h>
32#include <asm/system.h>
1da177e4
LT
33#include <asm/uaccess.h>
34#include <asm/pgalloc.h>
35#include <asm/delay.h>
36#include <asm/irq.h>
37#include <asm/irc-regs.h>
1da177e4
LT
38#include <asm/gdb-stub.h>
39
1bcbba30 40#define set_IRR(N,A,B,C,D) __set_IRR(N, (A << 28) | (B << 24) | (C << 20) | (D << 16))
1da177e4 41
1bcbba30
DH
42extern void __init fpga_init(void);
43#ifdef CONFIG_FUJITSU_MB93493
44extern void __init mb93493_init(void);
45#endif
1da177e4 46
1bcbba30 47#define __reg16(ADDR) (*(volatile unsigned short *)(ADDR))
1da177e4
LT
48
49atomic_t irq_err_count;
50
51/*
52 * Generic, controller-independent functions:
53 */
54int show_interrupts(struct seq_file *p, void *v)
55{
1bcbba30
DH
56 int i = *(loff_t *) v, cpu;
57 struct irqaction * action;
1da177e4 58 unsigned long flags;
1da177e4 59
1bcbba30
DH
60 if (i == 0) {
61 char cpuname[12];
1da177e4 62
1bcbba30
DH
63 seq_printf(p, " ");
64 for_each_present_cpu(cpu) {
65 sprintf(cpuname, "CPU%d", cpu);
66 seq_printf(p, " %10s", cpuname);
67 }
1da177e4 68 seq_putc(p, '\n');
1bcbba30 69 }
1da177e4 70
1bcbba30 71 if (i < NR_IRQS) {
239007b8 72 raw_spin_lock_irqsave(&irq_desc[i].lock, flags);
1bcbba30
DH
73 action = irq_desc[i].action;
74 if (action) {
75 seq_printf(p, "%3d: ", i);
76 for_each_present_cpu(cpu)
dee4102a 77 seq_printf(p, "%10u ", kstat_irqs_cpu(i, cpu));
1bcbba30
DH
78 seq_printf(p, " %10s", irq_desc[i].chip->name ? : "-");
79 seq_printf(p, " %s", action->name);
80 for (action = action->next;
81 action;
82 action = action->next)
83 seq_printf(p, ", %s", action->name);
84
85 seq_putc(p, '\n');
86 }
1da177e4 87
239007b8 88 raw_spin_unlock_irqrestore(&irq_desc[i].lock, flags);
1bcbba30
DH
89 } else if (i == NR_IRQS) {
90 seq_printf(p, "Err: %10u\n", atomic_read(&irq_err_count));
1da177e4
LT
91 }
92
93 return 0;
94}
95
1da177e4 96/*
1bcbba30 97 * on-CPU PIC operations
1da177e4 98 */
1bcbba30 99static void frv_cpupic_ack(unsigned int irqlevel)
1da177e4 100{
1bcbba30
DH
101 __clr_RC(irqlevel);
102 __clr_IRL();
103}
1da177e4 104
1bcbba30
DH
105static void frv_cpupic_mask(unsigned int irqlevel)
106{
107 __set_MASK(irqlevel);
108}
1da177e4 109
1bcbba30
DH
110static void frv_cpupic_mask_ack(unsigned int irqlevel)
111{
112 __set_MASK(irqlevel);
113 __clr_RC(irqlevel);
114 __clr_IRL();
115}
1da177e4 116
1bcbba30
DH
117static void frv_cpupic_unmask(unsigned int irqlevel)
118{
119 __clr_MASK(irqlevel);
120}
1da177e4 121
1bcbba30
DH
122static void frv_cpupic_end(unsigned int irqlevel)
123{
124 __clr_MASK(irqlevel);
1da177e4
LT
125}
126
1bcbba30
DH
127static struct irq_chip frv_cpu_pic = {
128 .name = "cpu",
1bcbba30
DH
129 .ack = frv_cpupic_ack,
130 .mask = frv_cpupic_mask,
131 .mask_ack = frv_cpupic_mask_ack,
132 .unmask = frv_cpupic_unmask,
133 .end = frv_cpupic_end,
134};
40234401 135
1da177e4 136/*
761a7e35 137 * handles all normal device IRQs
1da177e4
LT
138 * - registers are referred to by the __frame variable (GR28)
139 * - IRQ distribution is complicated in this arch because of the many PICs, the
140 * way they work and the way they cascade
141 */
142asmlinkage void do_IRQ(void)
143{
28baebae 144 irq_enter();
7d12e780 145 generic_handle_irq(__get_IRL());
28baebae 146 irq_exit();
1bcbba30 147}
1da177e4 148
1da177e4
LT
149/*
150 * handles all NMIs when not co-opted by the debugger
151 * - registers are referred to by the __frame variable (GR28)
152 */
153asmlinkage void do_NMI(void)
154{
1da177e4
LT
155}
156
1da177e4 157/*
1bcbba30 158 * initialise the interrupt system
1da177e4 159 */
1bcbba30 160void __init init_IRQ(void)
1da177e4 161{
1bcbba30 162 int level;
1da177e4 163
1bcbba30
DH
164 for (level = 1; level <= 14; level++)
165 set_irq_chip_and_handler(level, &frv_cpu_pic,
166 handle_level_irq);
1da177e4 167
1bcbba30 168 set_irq_handler(IRQ_CPU_TIMER0, handle_edge_irq);
1da177e4 169
1bcbba30
DH
170 /* set the trigger levels for internal interrupt sources
171 * - timers all falling-edge
172 * - ERR0 is rising-edge
173 * - all others are high-level
1da177e4 174 */
1bcbba30
DH
175 __set_IITMR(0, 0x003f0000); /* DMA0-3, TIMER0-2 */
176 __set_IITMR(1, 0x20000000); /* ERR0-1, UART0-1, DMA4-7 */
177
178 /* route internal interrupts */
179 set_IRR(4, IRQ_DMA3_LEVEL, IRQ_DMA2_LEVEL, IRQ_DMA1_LEVEL,
180 IRQ_DMA0_LEVEL);
181 set_IRR(5, 0, IRQ_TIMER2_LEVEL, IRQ_TIMER1_LEVEL, IRQ_TIMER0_LEVEL);
182 set_IRR(6, IRQ_GDBSTUB_LEVEL, IRQ_GDBSTUB_LEVEL,
183 IRQ_UART1_LEVEL, IRQ_UART0_LEVEL);
184 set_IRR(7, IRQ_DMA7_LEVEL, IRQ_DMA6_LEVEL, IRQ_DMA5_LEVEL,
185 IRQ_DMA4_LEVEL);
186
187 /* route external interrupts */
188 set_IRR(2, IRQ_XIRQ7_LEVEL, IRQ_XIRQ6_LEVEL, IRQ_XIRQ5_LEVEL,
189 IRQ_XIRQ4_LEVEL);
190 set_IRR(3, IRQ_XIRQ3_LEVEL, IRQ_XIRQ2_LEVEL, IRQ_XIRQ1_LEVEL,
191 IRQ_XIRQ0_LEVEL);
192
193#if defined(CONFIG_MB93091_VDK)
194 __set_TM1(0x55550000); /* XIRQ7-0 all active low */
195#elif defined(CONFIG_MB93093_PDK)
196 __set_TM1(0x15550000); /* XIRQ7 active high, 6-0 all active low */
197#else
198#error dont know external IRQ trigger levels for this setup
199#endif
1da177e4 200
1da177e4
LT
201 fpga_init();
202#ifdef CONFIG_FUJITSU_MB93493
1bcbba30 203 mb93493_init();
1da177e4 204#endif
1bcbba30 205}