Merge tag 'for-linus-v3.10-rc3' of git://oss.sgi.com/xfs/xfs
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / arm / mach-orion5x / common.c
CommitLineData
585cf175 1/*
9dd0b194 2 * arch/arm/mach-orion5x/common.c
585cf175 3 *
9dd0b194 4 * Core functions for Marvell Orion 5x SoCs
585cf175
TP
5 *
6 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
7 *
159ffb3a
LB
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
585cf175
TP
10 * warranty of any kind, whether express or implied.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
ca26f7d3 15#include <linux/platform_device.h>
ee962723 16#include <linux/dma-mapping.h>
ca26f7d3 17#include <linux/serial_8250.h>
144aa3db 18#include <linux/mv643xx_i2c.h>
15a32632 19#include <linux/ata_platform.h>
764cbcc2 20#include <linux/delay.h>
2f129bf4 21#include <linux/clk-provider.h>
7b2fea1c 22#include <linux/cpu.h>
dcf1cece 23#include <net/dsa.h>
585cf175 24#include <asm/page.h>
be73a347 25#include <asm/setup.h>
9f97da78 26#include <asm/system_misc.h>
c67de5b3 27#include <asm/timex.h>
be73a347 28#include <asm/mach/arch.h>
585cf175 29#include <asm/mach/map.h>
2bac1de2 30#include <asm/mach/time.h>
4ee1f6b5 31#include <mach/bridge-regs.h>
a09e64fb
RK
32#include <mach/hardware.h>
33#include <mach/orion5x.h>
c02cecb9
AB
34#include <linux/platform_data/mtd-orion_nand.h>
35#include <linux/platform_data/usb-ehci-orion.h>
6f088f1d 36#include <plat/time.h>
28a2b450 37#include <plat/common.h>
585cf175
TP
38#include "common.h"
39
40/*****************************************************************************
41 * I/O Address Mapping
42 ****************************************************************************/
9dd0b194 43static struct map_desc orion5x_io_desc[] __initdata = {
585cf175 44 {
3904a393 45 .virtual = (unsigned long) ORION5X_REGS_VIRT_BASE,
9dd0b194
LB
46 .pfn = __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
47 .length = ORION5X_REGS_SIZE,
e7068ad3 48 .type = MT_DEVICE,
e7068ad3 49 }, {
3904a393 50 .virtual = (unsigned long) ORION5X_PCIE_WA_VIRT_BASE,
9dd0b194
LB
51 .pfn = __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
52 .length = ORION5X_PCIE_WA_SIZE,
e7068ad3 53 .type = MT_DEVICE,
585cf175
TP
54 },
55};
56
9dd0b194 57void __init orion5x_map_io(void)
585cf175 58{
9dd0b194 59 iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
585cf175 60}
c67de5b3 61
044f6c7c 62
2f129bf4
AL
63/*****************************************************************************
64 * CLK tree
65 ****************************************************************************/
66static struct clk *tclk;
67
1bffb4a8 68void __init clk_init(void)
2f129bf4
AL
69{
70 tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
71 orion5x_tclk);
4574b886
AL
72
73 orion_clkdev_init(tclk);
2f129bf4
AL
74}
75
044f6c7c
LB
76/*****************************************************************************
77 * EHCI0
78 ****************************************************************************/
044f6c7c
LB
79void __init orion5x_ehci0_init(void)
80{
72053353
AL
81 orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL,
82 EHCI_PHY_ORION);
044f6c7c
LB
83}
84
85
86/*****************************************************************************
87 * EHCI1
88 ****************************************************************************/
044f6c7c
LB
89void __init orion5x_ehci1_init(void)
90{
db33f4de 91 orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
044f6c7c
LB
92}
93
94
e07c9d85 95/*****************************************************************************
5c602551 96 * GE00
e07c9d85 97 ****************************************************************************/
9dd0b194 98void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
e07c9d85 99{
db33f4de 100 orion_ge00_init(eth_data,
7e3819d8 101 ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
58569aee
AP
102 IRQ_ORION5X_ETH_ERR,
103 MV643XX_TX_CSUM_DEFAULT_LIMIT);
e07c9d85
TP
104}
105
044f6c7c 106
dcf1cece
LB
107/*****************************************************************************
108 * Ethernet switch
109 ****************************************************************************/
dcf1cece
LB
110void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
111{
7e3819d8 112 orion_ge00_switch_init(d, irq);
dcf1cece
LB
113}
114
115
144aa3db 116/*****************************************************************************
044f6c7c 117 * I2C
144aa3db 118 ****************************************************************************/
044f6c7c
LB
119void __init orion5x_i2c_init(void)
120{
aac7ffa3
AL
121 orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);
122
044f6c7c
LB
123}
124
125
f244baa3 126/*****************************************************************************
044f6c7c 127 * SATA
f244baa3 128 ****************************************************************************/
9dd0b194 129void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
f244baa3 130{
db33f4de 131 orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
f244baa3
SB
132}
133
044f6c7c 134
d323ade1
LB
135/*****************************************************************************
136 * SPI
137 ****************************************************************************/
d323ade1
LB
138void __init orion5x_spi_init()
139{
4574b886 140 orion_spi_init(SPI_PHYS_BASE);
d323ade1
LB
141}
142
143
2bac1de2 144/*****************************************************************************
044f6c7c
LB
145 * UART0
146 ****************************************************************************/
044f6c7c
LB
147void __init orion5x_uart0_init(void)
148{
28a2b450 149 orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
74c33576 150 IRQ_ORION5X_UART0, tclk);
044f6c7c
LB
151}
152
044f6c7c
LB
153/*****************************************************************************
154 * UART1
2bac1de2 155 ****************************************************************************/
044f6c7c
LB
156void __init orion5x_uart1_init(void)
157{
28a2b450 158 orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
74c33576 159 IRQ_ORION5X_UART1, tclk);
044f6c7c 160}
2bac1de2 161
1d5a1a6e
SB
162/*****************************************************************************
163 * XOR engine
164 ****************************************************************************/
1d5a1a6e
SB
165void __init orion5x_xor_init(void)
166{
db33f4de 167 orion_xor0_init(ORION5X_XOR_PHYS_BASE,
ee962723
AL
168 ORION5X_XOR_PHYS_BASE + 0x200,
169 IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
1d5a1a6e
SB
170}
171
44350061
AL
172/*****************************************************************************
173 * Cryptographic Engines and Security Accelerator (CESA)
174 ****************************************************************************/
175static void __init orion5x_crypto_init(void)
3a8f7441 176{
5d1190ea
TP
177 mvebu_mbus_add_window("sram", ORION5X_SRAM_PHYS_BASE,
178 ORION5X_SRAM_SIZE);
44350061
AL
179 orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
180 SZ_8K, IRQ_ORION5X_CESA);
3a8f7441 181}
1d5a1a6e 182
9e058d4f
TR
183/*****************************************************************************
184 * Watchdog
185 ****************************************************************************/
9e058d4f
TR
186void __init orion5x_wdt_init(void)
187{
4f04be62 188 orion_wdt_init();
9e058d4f
TR
189}
190
191
044f6c7c
LB
192/*****************************************************************************
193 * Time handling
194 ****************************************************************************/
4ee1f6b5
LB
195void __init orion5x_init_early(void)
196{
5d1190ea
TP
197 u32 rev, dev;
198 const char *mbus_soc_name;
199
4ee1f6b5 200 orion_time_set_base(TIMER_VIRT_BASE);
84d5dfbf 201
5d1190ea
TP
202 /* Initialize the MBUS driver */
203 orion5x_pcie_id(&dev, &rev);
204 if (dev == MV88F5281_DEV_ID)
205 mbus_soc_name = "marvell,orion5x-88f5281-mbus";
206 else if (dev == MV88F5182_DEV_ID)
207 mbus_soc_name = "marvell,orion5x-88f5182-mbus";
208 else if (dev == MV88F5181_DEV_ID)
209 mbus_soc_name = "marvell,orion5x-88f5181-mbus";
210 else if (dev == MV88F6183_DEV_ID)
211 mbus_soc_name = "marvell,orion5x-88f6183-mbus";
212 else
213 mbus_soc_name = NULL;
214 mvebu_mbus_init(mbus_soc_name, ORION5X_BRIDGE_WINS_BASE,
215 ORION5X_BRIDGE_WINS_SZ,
216 ORION5X_DDR_WINS_BASE, ORION5X_DDR_WINS_SZ);
217}
218
219void orion5x_setup_wins(void)
220{
221 /*
222 * The PCIe windows will no longer be statically allocated
223 * here once Orion5x is migrated to the pci-mvebu driver.
224 */
225 mvebu_mbus_add_window_remap_flags("pcie0.0", ORION5X_PCIE_IO_PHYS_BASE,
226 ORION5X_PCIE_IO_SIZE,
227 ORION5X_PCIE_IO_BUS_BASE,
228 MVEBU_MBUS_PCI_IO);
229 mvebu_mbus_add_window_remap_flags("pcie0.0", ORION5X_PCIE_MEM_PHYS_BASE,
230 ORION5X_PCIE_MEM_SIZE,
231 MVEBU_MBUS_NO_REMAP,
232 MVEBU_MBUS_PCI_MEM);
233 mvebu_mbus_add_window_remap_flags("pci0.0", ORION5X_PCI_IO_PHYS_BASE,
234 ORION5X_PCI_IO_SIZE,
235 ORION5X_PCI_IO_BUS_BASE,
236 MVEBU_MBUS_PCI_IO);
237 mvebu_mbus_add_window_remap_flags("pci0.0", ORION5X_PCI_MEM_PHYS_BASE,
238 ORION5X_PCI_MEM_SIZE,
239 MVEBU_MBUS_NO_REMAP,
240 MVEBU_MBUS_PCI_MEM);
4ee1f6b5
LB
241}
242
ebe35aff
LB
243int orion5x_tclk;
244
245int __init orion5x_find_tclk(void)
246{
d323ade1
LB
247 u32 dev, rev;
248
249 orion5x_pcie_id(&dev, &rev);
250 if (dev == MV88F6183_DEV_ID &&
251 (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
252 return 133333333;
253
ebe35aff
LB
254 return 166666667;
255}
256
6bb27d73 257void __init orion5x_timer_init(void)
2bac1de2 258{
ebe35aff 259 orion5x_tclk = orion5x_find_tclk();
4ee1f6b5
LB
260
261 orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
262 IRQ_ORION5X_BRIDGE, orion5x_tclk);
2bac1de2
LB
263}
264
044f6c7c 265
c67de5b3
TP
266/*****************************************************************************
267 * General
268 ****************************************************************************/
c67de5b3 269/*
b46926bb 270 * Identify device ID and rev from PCIe configuration header space '0'.
c67de5b3 271 */
1bffb4a8 272void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
c67de5b3 273{
9dd0b194 274 orion5x_pcie_id(dev, rev);
c67de5b3
TP
275
276 if (*dev == MV88F5281_DEV_ID) {
277 if (*rev == MV88F5281_REV_D2) {
278 *dev_name = "MV88F5281-D2";
279 } else if (*rev == MV88F5281_REV_D1) {
280 *dev_name = "MV88F5281-D1";
ce72e36e
LB
281 } else if (*rev == MV88F5281_REV_D0) {
282 *dev_name = "MV88F5281-D0";
c67de5b3
TP
283 } else {
284 *dev_name = "MV88F5281-Rev-Unsupported";
285 }
286 } else if (*dev == MV88F5182_DEV_ID) {
287 if (*rev == MV88F5182_REV_A2) {
288 *dev_name = "MV88F5182-A2";
289 } else {
290 *dev_name = "MV88F5182-Rev-Unsupported";
291 }
c9e3de94
HVR
292 } else if (*dev == MV88F5181_DEV_ID) {
293 if (*rev == MV88F5181_REV_B1) {
294 *dev_name = "MV88F5181-Rev-B1";
d2b2a6bb
LB
295 } else if (*rev == MV88F5181L_REV_A1) {
296 *dev_name = "MV88F5181L-Rev-A1";
c9e3de94 297 } else {
d2b2a6bb 298 *dev_name = "MV88F5181(L)-Rev-Unsupported";
c9e3de94 299 }
d323ade1
LB
300 } else if (*dev == MV88F6183_DEV_ID) {
301 if (*rev == MV88F6183_REV_B0) {
302 *dev_name = "MV88F6183-Rev-B0";
303 } else {
304 *dev_name = "MV88F6183-Rev-Unsupported";
305 }
c67de5b3
TP
306 } else {
307 *dev_name = "Device-Unknown";
308 }
309}
310
9dd0b194 311void __init orion5x_init(void)
c67de5b3
TP
312{
313 char *dev_name;
314 u32 dev, rev;
315
9dd0b194 316 orion5x_id(&dev, &rev, &dev_name);
ebe35aff
LB
317 printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);
318
c67de5b3
TP
319 /*
320 * Setup Orion address map
321 */
5d1190ea 322 orion5x_setup_wins();
ce72e36e 323
2f129bf4
AL
324 /* Setup root of clk tree */
325 clk_init();
326
ce72e36e
LB
327 /*
328 * Don't issue "Wait for Interrupt" instruction if we are
329 * running on D0 5281 silicon.
330 */
331 if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
332 printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
f7b861b7 333 cpu_idle_poll_ctrl(true);
ce72e36e 334 }
9e058d4f 335
3fade49b
NP
336 /*
337 * The 5082/5181l/5182/6082/6082l/6183 have crypto
338 * while 5180n/5181/5281 don't have crypto.
339 */
340 if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
341 dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
342 orion5x_crypto_init();
343
9e058d4f
TR
344 /*
345 * Register watchdog driver
346 */
347 orion5x_wdt_init();
c67de5b3 348}
be73a347 349
764cbcc2
RK
350void orion5x_restart(char mode, const char *cmd)
351{
352 /*
353 * Enable and issue soft reset
354 */
355 orion5x_setbits(RSTOUTn_MASK, (1 << 2));
356 orion5x_setbits(CPU_SOFT_RESET, 1);
357 mdelay(200);
358 orion5x_clrbits(CPU_SOFT_RESET, 1);
359}
360
be73a347
GL
361/*
362 * Many orion-based systems have buggy bootloader implementations.
363 * This is a common fixup for bogus memory tags.
364 */
0744a3ee
RK
365void __init tag_fixup_mem32(struct tag *t, char **from,
366 struct meminfo *meminfo)
be73a347
GL
367{
368 for (; t->hdr.size; t = tag_next(t))
369 if (t->hdr.tag == ATAG_MEM &&
370 (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
371 t->u.mem.start & ~PAGE_MASK)) {
372 printk(KERN_WARNING
373 "Clearing invalid memory bank %dKB@0x%08x\n",
374 t->u.mem.size / 1024, t->u.mem.start);
375 t->hdr.tag = 0;
376 }
377}