Merge branch 'timer/cleanup' into late/mvebu2
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / arm / mach-omap2 / cclock3xxx_data.c
CommitLineData
99e7938d
RN
1/*
2 * OMAP3 clock data
3 *
4 * Copyright (C) 2007-2012 Texas Instruments, Inc.
5 * Copyright (C) 2007-2011 Nokia Corporation
6 *
7 * Written by Paul Walmsley
8 * Updated to COMMON clk data format by Rajendra Nayak <rnayak@ti.com>
9 * With many device clock fixes by Kevin Hilman and Jouni Högander
10 * DPLL bypass clock support added by Roman Tereshonkov
11 *
12 */
13
14/*
15 * Virtual clocks are introduced as convenient tools.
16 * They are sources for other clocks and not supposed
17 * to be requested from drivers directly.
18 */
19
20#include <linux/kernel.h>
21#include <linux/clk.h>
22#include <linux/clk-private.h>
23#include <linux/list.h>
24#include <linux/io.h>
25
26#include "soc.h"
27#include "iomap.h"
28#include "clock.h"
29#include "clock3xxx.h"
30#include "clock34xx.h"
31#include "clock36xx.h"
32#include "clock3517.h"
33#include "cm3xxx.h"
34#include "cm-regbits-34xx.h"
35#include "prm3xxx.h"
36#include "prm-regbits-34xx.h"
37#include "control.h"
38
39/*
40 * clocks
41 */
42
43#define OMAP_CM_REGADDR OMAP34XX_CM_REGADDR
44
45/* Maximum DPLL multiplier, divider values for OMAP3 */
46#define OMAP3_MAX_DPLL_MULT 2047
47#define OMAP3630_MAX_JTYPE_DPLL_MULT 4095
48#define OMAP3_MAX_DPLL_DIV 128
49
50DEFINE_CLK_FIXED_RATE(dummy_apb_pclk, CLK_IS_ROOT, 0x0, 0x0);
51
52DEFINE_CLK_FIXED_RATE(mcbsp_clks, CLK_IS_ROOT, 0x0, 0x0);
53
54DEFINE_CLK_FIXED_RATE(omap_32k_fck, CLK_IS_ROOT, 32768, 0x0);
55
56DEFINE_CLK_FIXED_RATE(pclk_ck, CLK_IS_ROOT, 27000000, 0x0);
57
58DEFINE_CLK_FIXED_RATE(rmii_ck, CLK_IS_ROOT, 50000000, 0x0);
59
60DEFINE_CLK_FIXED_RATE(secure_32k_fck, CLK_IS_ROOT, 32768, 0x0);
61
62DEFINE_CLK_FIXED_RATE(sys_altclk, CLK_IS_ROOT, 0x0, 0x0);
63
64DEFINE_CLK_FIXED_RATE(virt_12m_ck, CLK_IS_ROOT, 12000000, 0x0);
65
66DEFINE_CLK_FIXED_RATE(virt_13m_ck, CLK_IS_ROOT, 13000000, 0x0);
67
68DEFINE_CLK_FIXED_RATE(virt_16_8m_ck, CLK_IS_ROOT, 16800000, 0x0);
69
70DEFINE_CLK_FIXED_RATE(virt_19200000_ck, CLK_IS_ROOT, 19200000, 0x0);
71
72DEFINE_CLK_FIXED_RATE(virt_26000000_ck, CLK_IS_ROOT, 26000000, 0x0);
73
74DEFINE_CLK_FIXED_RATE(virt_38_4m_ck, CLK_IS_ROOT, 38400000, 0x0);
75
76static const char *osc_sys_ck_parent_names[] = {
77 "virt_12m_ck", "virt_13m_ck", "virt_19200000_ck", "virt_26000000_ck",
78 "virt_38_4m_ck", "virt_16_8m_ck",
79};
80
81DEFINE_CLK_MUX(osc_sys_ck, osc_sys_ck_parent_names, NULL, 0x0,
82 OMAP3430_PRM_CLKSEL, OMAP3430_SYS_CLKIN_SEL_SHIFT,
83 OMAP3430_SYS_CLKIN_SEL_WIDTH, 0x0, NULL);
84
85DEFINE_CLK_DIVIDER(sys_ck, "osc_sys_ck", &osc_sys_ck, 0x0,
86 OMAP3430_PRM_CLKSRC_CTRL, OMAP_SYSCLKDIV_SHIFT,
87 OMAP_SYSCLKDIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
88
89static struct dpll_data dpll3_dd = {
90 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
91 .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
92 .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
93 .clk_bypass = &sys_ck,
94 .clk_ref = &sys_ck,
95 .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
96 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
97 .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
98 .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
99 .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
100 .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
101 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
102 .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
103 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
104 .idlest_mask = OMAP3430_ST_CORE_CLK_MASK,
105 .max_multiplier = OMAP3_MAX_DPLL_MULT,
106 .min_divider = 1,
107 .max_divider = OMAP3_MAX_DPLL_DIV,
108};
109
110static struct clk dpll3_ck;
111
112static const char *dpll3_ck_parent_names[] = {
113 "sys_ck",
114};
115
116static const struct clk_ops dpll3_ck_ops = {
117 .init = &omap2_init_clk_clkdm,
118 .get_parent = &omap2_init_dpll_parent,
119 .recalc_rate = &omap3_dpll_recalc,
120 .round_rate = &omap2_dpll_round_rate,
121};
122
123static struct clk_hw_omap dpll3_ck_hw = {
124 .hw = {
125 .clk = &dpll3_ck,
126 },
127 .ops = &clkhwops_omap3_dpll,
128 .dpll_data = &dpll3_dd,
129 .clkdm_name = "dpll3_clkdm",
130};
131
132DEFINE_STRUCT_CLK(dpll3_ck, dpll3_ck_parent_names, dpll3_ck_ops);
133
134DEFINE_CLK_DIVIDER(dpll3_m2_ck, "dpll3_ck", &dpll3_ck, 0x0,
135 OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
136 OMAP3430_CORE_DPLL_CLKOUT_DIV_SHIFT,
137 OMAP3430_CORE_DPLL_CLKOUT_DIV_WIDTH,
138 CLK_DIVIDER_ONE_BASED, NULL);
139
140static struct clk core_ck;
141
142static const char *core_ck_parent_names[] = {
143 "dpll3_m2_ck",
144};
145
146static const struct clk_ops core_ck_ops = {};
147
148DEFINE_STRUCT_CLK_HW_OMAP(core_ck, NULL);
149DEFINE_STRUCT_CLK(core_ck, core_ck_parent_names, core_ck_ops);
150
151DEFINE_CLK_DIVIDER(l3_ick, "core_ck", &core_ck, 0x0,
152 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
153 OMAP3430_CLKSEL_L3_SHIFT, OMAP3430_CLKSEL_L3_WIDTH,
154 CLK_DIVIDER_ONE_BASED, NULL);
155
156DEFINE_CLK_DIVIDER(l4_ick, "l3_ick", &l3_ick, 0x0,
157 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
158 OMAP3430_CLKSEL_L4_SHIFT, OMAP3430_CLKSEL_L4_WIDTH,
159 CLK_DIVIDER_ONE_BASED, NULL);
160
161static struct clk security_l4_ick2;
162
163static const char *security_l4_ick2_parent_names[] = {
164 "l4_ick",
165};
166
167DEFINE_STRUCT_CLK_HW_OMAP(security_l4_ick2, NULL);
168DEFINE_STRUCT_CLK(security_l4_ick2, security_l4_ick2_parent_names, core_ck_ops);
169
170static struct clk aes1_ick;
171
172static const char *aes1_ick_parent_names[] = {
173 "security_l4_ick2",
174};
175
176static const struct clk_ops aes1_ick_ops = {
177 .enable = &omap2_dflt_clk_enable,
178 .disable = &omap2_dflt_clk_disable,
179 .is_enabled = &omap2_dflt_clk_is_enabled,
180};
181
182static struct clk_hw_omap aes1_ick_hw = {
183 .hw = {
184 .clk = &aes1_ick,
185 },
186 .ops = &clkhwops_iclk_wait,
187 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
188 .enable_bit = OMAP3430_EN_AES1_SHIFT,
189};
190
191DEFINE_STRUCT_CLK(aes1_ick, aes1_ick_parent_names, aes1_ick_ops);
192
193static struct clk core_l4_ick;
194
195static const struct clk_ops core_l4_ick_ops = {
196 .init = &omap2_init_clk_clkdm,
197};
198
199DEFINE_STRUCT_CLK_HW_OMAP(core_l4_ick, "core_l4_clkdm");
200DEFINE_STRUCT_CLK(core_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);
201
202static struct clk aes2_ick;
203
204static const char *aes2_ick_parent_names[] = {
205 "core_l4_ick",
206};
207
208static const struct clk_ops aes2_ick_ops = {
209 .init = &omap2_init_clk_clkdm,
210 .enable = &omap2_dflt_clk_enable,
211 .disable = &omap2_dflt_clk_disable,
212 .is_enabled = &omap2_dflt_clk_is_enabled,
213};
214
215static struct clk_hw_omap aes2_ick_hw = {
216 .hw = {
217 .clk = &aes2_ick,
218 },
219 .ops = &clkhwops_iclk_wait,
220 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
221 .enable_bit = OMAP3430_EN_AES2_SHIFT,
222 .clkdm_name = "core_l4_clkdm",
223};
224
225DEFINE_STRUCT_CLK(aes2_ick, aes2_ick_parent_names, aes2_ick_ops);
226
227static struct clk dpll1_fck;
228
229static struct dpll_data dpll1_dd = {
230 .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
231 .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
232 .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
233 .clk_bypass = &dpll1_fck,
234 .clk_ref = &sys_ck,
235 .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
236 .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
237 .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
238 .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
239 .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
240 .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
241 .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
242 .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
243 .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
244 .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
245 .idlest_mask = OMAP3430_ST_MPU_CLK_MASK,
246 .max_multiplier = OMAP3_MAX_DPLL_MULT,
247 .min_divider = 1,
248 .max_divider = OMAP3_MAX_DPLL_DIV,
249};
250
251static struct clk dpll1_ck;
252
253static const struct clk_ops dpll1_ck_ops = {
254 .init = &omap2_init_clk_clkdm,
255 .enable = &omap3_noncore_dpll_enable,
256 .disable = &omap3_noncore_dpll_disable,
257 .get_parent = &omap2_init_dpll_parent,
258 .recalc_rate = &omap3_dpll_recalc,
259 .set_rate = &omap3_noncore_dpll_set_rate,
260 .round_rate = &omap2_dpll_round_rate,
261};
262
263static struct clk_hw_omap dpll1_ck_hw = {
264 .hw = {
265 .clk = &dpll1_ck,
266 },
267 .ops = &clkhwops_omap3_dpll,
268 .dpll_data = &dpll1_dd,
269 .clkdm_name = "dpll1_clkdm",
270};
271
272DEFINE_STRUCT_CLK(dpll1_ck, dpll3_ck_parent_names, dpll1_ck_ops);
273
274DEFINE_CLK_FIXED_FACTOR(dpll1_x2_ck, "dpll1_ck", &dpll1_ck, 0x0, 2, 1);
275
276DEFINE_CLK_DIVIDER(dpll1_x2m2_ck, "dpll1_x2_ck", &dpll1_x2_ck, 0x0,
277 OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
278 OMAP3430_MPU_DPLL_CLKOUT_DIV_SHIFT,
279 OMAP3430_MPU_DPLL_CLKOUT_DIV_WIDTH,
280 CLK_DIVIDER_ONE_BASED, NULL);
281
282static struct clk mpu_ck;
283
284static const char *mpu_ck_parent_names[] = {
285 "dpll1_x2m2_ck",
286};
287
288DEFINE_STRUCT_CLK_HW_OMAP(mpu_ck, "mpu_clkdm");
289DEFINE_STRUCT_CLK(mpu_ck, mpu_ck_parent_names, core_l4_ick_ops);
290
291DEFINE_CLK_DIVIDER(arm_fck, "mpu_ck", &mpu_ck, 0x0,
292 OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
293 OMAP3430_ST_MPU_CLK_SHIFT, OMAP3430_ST_MPU_CLK_WIDTH,
294 0x0, NULL);
295
296static struct clk cam_ick;
297
298static struct clk_hw_omap cam_ick_hw = {
299 .hw = {
300 .clk = &cam_ick,
301 },
302 .ops = &clkhwops_iclk,
303 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
304 .enable_bit = OMAP3430_EN_CAM_SHIFT,
305 .clkdm_name = "cam_clkdm",
306};
307
308DEFINE_STRUCT_CLK(cam_ick, security_l4_ick2_parent_names, aes2_ick_ops);
309
310/* DPLL4 */
311/* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
312/* Type: DPLL */
313static struct dpll_data dpll4_dd;
314
315static struct dpll_data dpll4_dd_34xx __initdata = {
316 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
317 .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
318 .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
319 .clk_bypass = &sys_ck,
320 .clk_ref = &sys_ck,
321 .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
322 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
323 .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
324 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
325 .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
326 .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
327 .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
328 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
329 .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
330 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
331 .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
332 .max_multiplier = OMAP3_MAX_DPLL_MULT,
333 .min_divider = 1,
334 .max_divider = OMAP3_MAX_DPLL_DIV,
335};
336
337static struct dpll_data dpll4_dd_3630 __initdata = {
338 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
339 .mult_mask = OMAP3630_PERIPH_DPLL_MULT_MASK,
340 .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
341 .clk_bypass = &sys_ck,
342 .clk_ref = &sys_ck,
343 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
344 .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
345 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
346 .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
347 .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
348 .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
349 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
350 .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
351 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
352 .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
353 .dco_mask = OMAP3630_PERIPH_DPLL_DCO_SEL_MASK,
354 .sddiv_mask = OMAP3630_PERIPH_DPLL_SD_DIV_MASK,
355 .max_multiplier = OMAP3630_MAX_JTYPE_DPLL_MULT,
356 .min_divider = 1,
357 .max_divider = OMAP3_MAX_DPLL_DIV,
358 .flags = DPLL_J_TYPE
359};
360
361static struct clk dpll4_ck;
362
363static const struct clk_ops dpll4_ck_ops = {
364 .init = &omap2_init_clk_clkdm,
365 .enable = &omap3_noncore_dpll_enable,
366 .disable = &omap3_noncore_dpll_disable,
367 .get_parent = &omap2_init_dpll_parent,
368 .recalc_rate = &omap3_dpll_recalc,
369 .set_rate = &omap3_dpll4_set_rate,
370 .round_rate = &omap2_dpll_round_rate,
371};
372
373static struct clk_hw_omap dpll4_ck_hw = {
374 .hw = {
375 .clk = &dpll4_ck,
376 },
377 .dpll_data = &dpll4_dd,
378 .ops = &clkhwops_omap3_dpll,
379 .clkdm_name = "dpll4_clkdm",
380};
381
382DEFINE_STRUCT_CLK(dpll4_ck, dpll3_ck_parent_names, dpll4_ck_ops);
383
384DEFINE_CLK_DIVIDER(dpll4_m5_ck, "dpll4_ck", &dpll4_ck, 0x0,
385 OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
386 OMAP3430_CLKSEL_CAM_SHIFT, OMAP3630_CLKSEL_CAM_WIDTH,
387 CLK_DIVIDER_ONE_BASED, NULL);
388
389static struct clk dpll4_m5x2_ck;
390
391static const char *dpll4_m5x2_ck_parent_names[] = {
392 "dpll4_m5_ck",
393};
394
395static const struct clk_ops dpll4_m5x2_ck_ops = {
396 .init = &omap2_init_clk_clkdm,
397 .enable = &omap2_dflt_clk_enable,
398 .disable = &omap2_dflt_clk_disable,
399 .is_enabled = &omap2_dflt_clk_is_enabled,
400 .recalc_rate = &omap3_clkoutx2_recalc,
401};
402
403static const struct clk_ops dpll4_m5x2_ck_3630_ops = {
404 .init = &omap2_init_clk_clkdm,
405 .enable = &omap36xx_pwrdn_clk_enable_with_hsdiv_restore,
406 .disable = &omap2_dflt_clk_disable,
407 .recalc_rate = &omap3_clkoutx2_recalc,
408};
409
410static struct clk_hw_omap dpll4_m5x2_ck_hw = {
411 .hw = {
412 .clk = &dpll4_m5x2_ck,
413 },
414 .ops = &clkhwops_wait,
415 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
416 .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
417 .flags = INVERT_ENABLE,
418 .clkdm_name = "dpll4_clkdm",
419};
420
421DEFINE_STRUCT_CLK(dpll4_m5x2_ck, dpll4_m5x2_ck_parent_names, dpll4_m5x2_ck_ops);
422
423static struct clk dpll4_m5x2_ck_3630 = {
424 .name = "dpll4_m5x2_ck",
425 .hw = &dpll4_m5x2_ck_hw.hw,
426 .parent_names = dpll4_m5x2_ck_parent_names,
427 .num_parents = ARRAY_SIZE(dpll4_m5x2_ck_parent_names),
428 .ops = &dpll4_m5x2_ck_3630_ops,
429};
430
431static struct clk cam_mclk;
432
433static const char *cam_mclk_parent_names[] = {
434 "dpll4_m5x2_ck",
435};
436
437static struct clk_hw_omap cam_mclk_hw = {
438 .hw = {
439 .clk = &cam_mclk,
440 },
441 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
442 .enable_bit = OMAP3430_EN_CAM_SHIFT,
443 .clkdm_name = "cam_clkdm",
444};
445
446DEFINE_STRUCT_CLK(cam_mclk, cam_mclk_parent_names, aes2_ick_ops);
447
448static const struct clksel_rate clkout2_src_core_rates[] = {
449 { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
450 { .div = 0 }
451};
452
453static const struct clksel_rate clkout2_src_sys_rates[] = {
454 { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
455 { .div = 0 }
456};
457
458static const struct clksel_rate clkout2_src_96m_rates[] = {
459 { .div = 1, .val = 2, .flags = RATE_IN_3XXX },
460 { .div = 0 }
461};
462
463DEFINE_CLK_DIVIDER(dpll4_m2_ck, "dpll4_ck", &dpll4_ck, 0x0,
464 OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
465 OMAP3430_DIV_96M_SHIFT, OMAP3630_DIV_96M_WIDTH,
466 CLK_DIVIDER_ONE_BASED, NULL);
467
468static struct clk dpll4_m2x2_ck;
469
470static const char *dpll4_m2x2_ck_parent_names[] = {
471 "dpll4_m2_ck",
472};
473
474static struct clk_hw_omap dpll4_m2x2_ck_hw = {
475 .hw = {
476 .clk = &dpll4_m2x2_ck,
477 },
478 .ops = &clkhwops_wait,
479 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
480 .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
481 .flags = INVERT_ENABLE,
482 .clkdm_name = "dpll4_clkdm",
483};
484
485DEFINE_STRUCT_CLK(dpll4_m2x2_ck, dpll4_m2x2_ck_parent_names, dpll4_m5x2_ck_ops);
486
487static struct clk dpll4_m2x2_ck_3630 = {
488 .name = "dpll4_m2x2_ck",
489 .hw = &dpll4_m2x2_ck_hw.hw,
490 .parent_names = dpll4_m2x2_ck_parent_names,
491 .num_parents = ARRAY_SIZE(dpll4_m2x2_ck_parent_names),
492 .ops = &dpll4_m5x2_ck_3630_ops,
493};
494
495static struct clk omap_96m_alwon_fck;
496
497static const char *omap_96m_alwon_fck_parent_names[] = {
498 "dpll4_m2x2_ck",
499};
500
501DEFINE_STRUCT_CLK_HW_OMAP(omap_96m_alwon_fck, NULL);
502DEFINE_STRUCT_CLK(omap_96m_alwon_fck, omap_96m_alwon_fck_parent_names,
503 core_ck_ops);
504
505static struct clk cm_96m_fck;
506
507static const char *cm_96m_fck_parent_names[] = {
508 "omap_96m_alwon_fck",
509};
510
511DEFINE_STRUCT_CLK_HW_OMAP(cm_96m_fck, NULL);
512DEFINE_STRUCT_CLK(cm_96m_fck, cm_96m_fck_parent_names, core_ck_ops);
513
514static const struct clksel_rate clkout2_src_54m_rates[] = {
515 { .div = 1, .val = 3, .flags = RATE_IN_3XXX },
516 { .div = 0 }
517};
518
519DEFINE_CLK_DIVIDER(dpll4_m3_ck, "dpll4_ck", &dpll4_ck, 0x0,
520 OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
521 OMAP3430_CLKSEL_TV_SHIFT, OMAP3630_CLKSEL_TV_WIDTH,
522 CLK_DIVIDER_ONE_BASED, NULL);
523
524static struct clk dpll4_m3x2_ck;
525
526static const char *dpll4_m3x2_ck_parent_names[] = {
527 "dpll4_m3_ck",
528};
529
530static struct clk_hw_omap dpll4_m3x2_ck_hw = {
531 .hw = {
532 .clk = &dpll4_m3x2_ck,
533 },
534 .ops = &clkhwops_wait,
535 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
536 .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
537 .flags = INVERT_ENABLE,
538 .clkdm_name = "dpll4_clkdm",
539};
540
541DEFINE_STRUCT_CLK(dpll4_m3x2_ck, dpll4_m3x2_ck_parent_names, dpll4_m5x2_ck_ops);
542
543static struct clk dpll4_m3x2_ck_3630 = {
544 .name = "dpll4_m3x2_ck",
545 .hw = &dpll4_m3x2_ck_hw.hw,
546 .parent_names = dpll4_m3x2_ck_parent_names,
547 .num_parents = ARRAY_SIZE(dpll4_m3x2_ck_parent_names),
548 .ops = &dpll4_m5x2_ck_3630_ops,
549};
550
551static const char *omap_54m_fck_parent_names[] = {
552 "dpll4_m3x2_ck", "sys_altclk",
553};
554
555DEFINE_CLK_MUX(omap_54m_fck, omap_54m_fck_parent_names, NULL, 0x0,
556 OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1), OMAP3430_SOURCE_54M_SHIFT,
557 OMAP3430_SOURCE_54M_WIDTH, 0x0, NULL);
558
559static const struct clksel clkout2_src_clksel[] = {
560 { .parent = &core_ck, .rates = clkout2_src_core_rates },
561 { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
562 { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
563 { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
564 { .parent = NULL },
565};
566
567static const char *clkout2_src_ck_parent_names[] = {
568 "core_ck", "sys_ck", "cm_96m_fck", "omap_54m_fck",
569};
570
571static const struct clk_ops clkout2_src_ck_ops = {
572 .init = &omap2_init_clk_clkdm,
573 .enable = &omap2_dflt_clk_enable,
574 .disable = &omap2_dflt_clk_disable,
575 .is_enabled = &omap2_dflt_clk_is_enabled,
576 .recalc_rate = &omap2_clksel_recalc,
577 .get_parent = &omap2_clksel_find_parent_index,
578 .set_parent = &omap2_clksel_set_parent,
579};
580
581DEFINE_CLK_OMAP_MUX_GATE(clkout2_src_ck, "core_clkdm",
582 clkout2_src_clksel, OMAP3430_CM_CLKOUT_CTRL,
583 OMAP3430_CLKOUT2SOURCE_MASK,
584 OMAP3430_CM_CLKOUT_CTRL, OMAP3430_CLKOUT2_EN_SHIFT,
585 NULL, clkout2_src_ck_parent_names, clkout2_src_ck_ops);
586
587static const struct clksel_rate omap_48m_cm96m_rates[] = {
588 { .div = 2, .val = 0, .flags = RATE_IN_3XXX },
589 { .div = 0 }
590};
591
592static const struct clksel_rate omap_48m_alt_rates[] = {
593 { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
594 { .div = 0 }
595};
596
597static const struct clksel omap_48m_clksel[] = {
598 { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
599 { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
600 { .parent = NULL },
601};
602
603static const char *omap_48m_fck_parent_names[] = {
604 "cm_96m_fck", "sys_altclk",
605};
606
607static struct clk omap_48m_fck;
608
609static const struct clk_ops omap_48m_fck_ops = {
610 .recalc_rate = &omap2_clksel_recalc,
611 .get_parent = &omap2_clksel_find_parent_index,
612 .set_parent = &omap2_clksel_set_parent,
613};
614
615static struct clk_hw_omap omap_48m_fck_hw = {
616 .hw = {
617 .clk = &omap_48m_fck,
618 },
619 .clksel = omap_48m_clksel,
620 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
621 .clksel_mask = OMAP3430_SOURCE_48M_MASK,
622};
623
624DEFINE_STRUCT_CLK(omap_48m_fck, omap_48m_fck_parent_names, omap_48m_fck_ops);
625
626DEFINE_CLK_FIXED_FACTOR(omap_12m_fck, "omap_48m_fck", &omap_48m_fck, 0x0, 1, 4);
627
628static struct clk core_12m_fck;
629
630static const char *core_12m_fck_parent_names[] = {
631 "omap_12m_fck",
632};
633
634DEFINE_STRUCT_CLK_HW_OMAP(core_12m_fck, "core_l4_clkdm");
635DEFINE_STRUCT_CLK(core_12m_fck, core_12m_fck_parent_names, core_l4_ick_ops);
636
637static struct clk core_48m_fck;
638
639static const char *core_48m_fck_parent_names[] = {
640 "omap_48m_fck",
641};
642
643DEFINE_STRUCT_CLK_HW_OMAP(core_48m_fck, "core_l4_clkdm");
644DEFINE_STRUCT_CLK(core_48m_fck, core_48m_fck_parent_names, core_l4_ick_ops);
645
646static const char *omap_96m_fck_parent_names[] = {
647 "cm_96m_fck", "sys_ck",
648};
649
650DEFINE_CLK_MUX(omap_96m_fck, omap_96m_fck_parent_names, NULL, 0x0,
651 OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
652 OMAP3430_SOURCE_96M_SHIFT, OMAP3430_SOURCE_96M_WIDTH, 0x0, NULL);
653
654static struct clk core_96m_fck;
655
656static const char *core_96m_fck_parent_names[] = {
657 "omap_96m_fck",
658};
659
660DEFINE_STRUCT_CLK_HW_OMAP(core_96m_fck, "core_l4_clkdm");
661DEFINE_STRUCT_CLK(core_96m_fck, core_96m_fck_parent_names, core_l4_ick_ops);
662
663static struct clk core_l3_ick;
664
665static const char *core_l3_ick_parent_names[] = {
666 "l3_ick",
667};
668
669DEFINE_STRUCT_CLK_HW_OMAP(core_l3_ick, "core_l3_clkdm");
670DEFINE_STRUCT_CLK(core_l3_ick, core_l3_ick_parent_names, core_l4_ick_ops);
671
672DEFINE_CLK_FIXED_FACTOR(dpll3_m2x2_ck, "dpll3_m2_ck", &dpll3_m2_ck, 0x0, 2, 1);
673
674static struct clk corex2_fck;
675
676static const char *corex2_fck_parent_names[] = {
677 "dpll3_m2x2_ck",
678};
679
680DEFINE_STRUCT_CLK_HW_OMAP(corex2_fck, NULL);
681DEFINE_STRUCT_CLK(corex2_fck, corex2_fck_parent_names, core_ck_ops);
682
683static struct clk cpefuse_fck;
684
685static struct clk_hw_omap cpefuse_fck_hw = {
686 .hw = {
687 .clk = &cpefuse_fck,
688 },
689 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
690 .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
691 .clkdm_name = "core_l4_clkdm",
692};
693
694DEFINE_STRUCT_CLK(cpefuse_fck, dpll3_ck_parent_names, aes2_ick_ops);
695
696static struct clk csi2_96m_fck;
697
698static const char *csi2_96m_fck_parent_names[] = {
699 "core_96m_fck",
700};
701
702static struct clk_hw_omap csi2_96m_fck_hw = {
703 .hw = {
704 .clk = &csi2_96m_fck,
705 },
706 .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
707 .enable_bit = OMAP3430_EN_CSI2_SHIFT,
708 .clkdm_name = "cam_clkdm",
709};
710
711DEFINE_STRUCT_CLK(csi2_96m_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
712
713static struct clk d2d_26m_fck;
714
715static struct clk_hw_omap d2d_26m_fck_hw = {
716 .hw = {
717 .clk = &d2d_26m_fck,
718 },
719 .ops = &clkhwops_wait,
720 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
721 .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
722 .clkdm_name = "d2d_clkdm",
723};
724
725DEFINE_STRUCT_CLK(d2d_26m_fck, dpll3_ck_parent_names, aes2_ick_ops);
726
727static struct clk des1_ick;
728
729static struct clk_hw_omap des1_ick_hw = {
730 .hw = {
731 .clk = &des1_ick,
732 },
733 .ops = &clkhwops_iclk_wait,
734 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
735 .enable_bit = OMAP3430_EN_DES1_SHIFT,
736};
737
738DEFINE_STRUCT_CLK(des1_ick, aes1_ick_parent_names, aes1_ick_ops);
739
740static struct clk des2_ick;
741
742static struct clk_hw_omap des2_ick_hw = {
743 .hw = {
744 .clk = &des2_ick,
745 },
746 .ops = &clkhwops_iclk_wait,
747 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
748 .enable_bit = OMAP3430_EN_DES2_SHIFT,
749 .clkdm_name = "core_l4_clkdm",
750};
751
752DEFINE_STRUCT_CLK(des2_ick, aes2_ick_parent_names, aes2_ick_ops);
753
754DEFINE_CLK_DIVIDER(dpll1_fck, "core_ck", &core_ck, 0x0,
755 OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
756 OMAP3430_MPU_CLK_SRC_SHIFT, OMAP3430_MPU_CLK_SRC_WIDTH,
757 CLK_DIVIDER_ONE_BASED, NULL);
758
759static struct clk dpll2_fck;
760
761static struct dpll_data dpll2_dd = {
762 .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
763 .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
764 .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
765 .clk_bypass = &dpll2_fck,
766 .clk_ref = &sys_ck,
767 .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
768 .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
769 .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
770 .modes = ((1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
771 (1 << DPLL_LOW_POWER_BYPASS)),
772 .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
773 .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
774 .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
775 .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
776 .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
777 .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
778 .idlest_mask = OMAP3430_ST_IVA2_CLK_MASK,
779 .max_multiplier = OMAP3_MAX_DPLL_MULT,
780 .min_divider = 1,
781 .max_divider = OMAP3_MAX_DPLL_DIV,
782};
783
784static struct clk dpll2_ck;
785
786static struct clk_hw_omap dpll2_ck_hw = {
787 .hw = {
788 .clk = &dpll2_ck,
789 },
790 .ops = &clkhwops_omap3_dpll,
791 .dpll_data = &dpll2_dd,
792 .clkdm_name = "dpll2_clkdm",
793};
794
795DEFINE_STRUCT_CLK(dpll2_ck, dpll3_ck_parent_names, dpll1_ck_ops);
796
797DEFINE_CLK_DIVIDER(dpll2_fck, "core_ck", &core_ck, 0x0,
798 OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
799 OMAP3430_IVA2_CLK_SRC_SHIFT, OMAP3430_IVA2_CLK_SRC_WIDTH,
800 CLK_DIVIDER_ONE_BASED, NULL);
801
802DEFINE_CLK_DIVIDER(dpll2_m2_ck, "dpll2_ck", &dpll2_ck, 0x0,
803 OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL2_PLL),
804 OMAP3430_IVA2_DPLL_CLKOUT_DIV_SHIFT,
805 OMAP3430_IVA2_DPLL_CLKOUT_DIV_WIDTH,
806 CLK_DIVIDER_ONE_BASED, NULL);
807
808DEFINE_CLK_DIVIDER(dpll3_m3_ck, "dpll3_ck", &dpll3_ck, 0x0,
809 OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
810 OMAP3430_DIV_DPLL3_SHIFT, OMAP3430_DIV_DPLL3_WIDTH,
811 CLK_DIVIDER_ONE_BASED, NULL);
812
813static struct clk dpll3_m3x2_ck;
814
815static const char *dpll3_m3x2_ck_parent_names[] = {
816 "dpll3_m3_ck",
817};
818
819static struct clk_hw_omap dpll3_m3x2_ck_hw = {
820 .hw = {
821 .clk = &dpll3_m3x2_ck,
822 },
823 .ops = &clkhwops_wait,
824 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
825 .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
826 .flags = INVERT_ENABLE,
827 .clkdm_name = "dpll3_clkdm",
828};
829
830DEFINE_STRUCT_CLK(dpll3_m3x2_ck, dpll3_m3x2_ck_parent_names, dpll4_m5x2_ck_ops);
831
832static struct clk dpll3_m3x2_ck_3630 = {
833 .name = "dpll3_m3x2_ck",
834 .hw = &dpll3_m3x2_ck_hw.hw,
835 .parent_names = dpll3_m3x2_ck_parent_names,
836 .num_parents = ARRAY_SIZE(dpll3_m3x2_ck_parent_names),
837 .ops = &dpll4_m5x2_ck_3630_ops,
838};
839
840DEFINE_CLK_FIXED_FACTOR(dpll3_x2_ck, "dpll3_ck", &dpll3_ck, 0x0, 2, 1);
841
842DEFINE_CLK_DIVIDER(dpll4_m4_ck, "dpll4_ck", &dpll4_ck, 0x0,
843 OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
844 OMAP3430_CLKSEL_DSS1_SHIFT, OMAP3630_CLKSEL_DSS1_WIDTH,
845 CLK_DIVIDER_ONE_BASED, NULL);
846
847static struct clk dpll4_m4x2_ck;
848
849static const char *dpll4_m4x2_ck_parent_names[] = {
850 "dpll4_m4_ck",
851};
852
853static struct clk_hw_omap dpll4_m4x2_ck_hw = {
854 .hw = {
855 .clk = &dpll4_m4x2_ck,
856 },
857 .ops = &clkhwops_wait,
858 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
859 .enable_bit = OMAP3430_PWRDN_DSS1_SHIFT,
860 .flags = INVERT_ENABLE,
861 .clkdm_name = "dpll4_clkdm",
862};
863
864DEFINE_STRUCT_CLK(dpll4_m4x2_ck, dpll4_m4x2_ck_parent_names, dpll4_m5x2_ck_ops);
865
866static struct clk dpll4_m4x2_ck_3630 = {
867 .name = "dpll4_m4x2_ck",
868 .hw = &dpll4_m4x2_ck_hw.hw,
869 .parent_names = dpll4_m4x2_ck_parent_names,
870 .num_parents = ARRAY_SIZE(dpll4_m4x2_ck_parent_names),
871 .ops = &dpll4_m5x2_ck_3630_ops,
872};
873
874DEFINE_CLK_DIVIDER(dpll4_m6_ck, "dpll4_ck", &dpll4_ck, 0x0,
875 OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
876 OMAP3430_DIV_DPLL4_SHIFT, OMAP3630_DIV_DPLL4_WIDTH,
877 CLK_DIVIDER_ONE_BASED, NULL);
878
879static struct clk dpll4_m6x2_ck;
880
881static const char *dpll4_m6x2_ck_parent_names[] = {
882 "dpll4_m6_ck",
883};
884
885static struct clk_hw_omap dpll4_m6x2_ck_hw = {
886 .hw = {
887 .clk = &dpll4_m6x2_ck,
888 },
889 .ops = &clkhwops_wait,
890 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
891 .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
892 .flags = INVERT_ENABLE,
893 .clkdm_name = "dpll4_clkdm",
894};
895
896DEFINE_STRUCT_CLK(dpll4_m6x2_ck, dpll4_m6x2_ck_parent_names, dpll4_m5x2_ck_ops);
897
898static struct clk dpll4_m6x2_ck_3630 = {
899 .name = "dpll4_m6x2_ck",
900 .hw = &dpll4_m6x2_ck_hw.hw,
901 .parent_names = dpll4_m6x2_ck_parent_names,
902 .num_parents = ARRAY_SIZE(dpll4_m6x2_ck_parent_names),
903 .ops = &dpll4_m5x2_ck_3630_ops,
904};
905
906DEFINE_CLK_FIXED_FACTOR(dpll4_x2_ck, "dpll4_ck", &dpll4_ck, 0x0, 2, 1);
907
908static struct dpll_data dpll5_dd = {
909 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
910 .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
911 .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
912 .clk_bypass = &sys_ck,
913 .clk_ref = &sys_ck,
914 .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
915 .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
916 .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
917 .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
918 .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
919 .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
920 .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
921 .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
922 .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
923 .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
924 .idlest_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
925 .max_multiplier = OMAP3_MAX_DPLL_MULT,
926 .min_divider = 1,
927 .max_divider = OMAP3_MAX_DPLL_DIV,
928};
929
930static struct clk dpll5_ck;
931
932static struct clk_hw_omap dpll5_ck_hw = {
933 .hw = {
934 .clk = &dpll5_ck,
935 },
936 .ops = &clkhwops_omap3_dpll,
937 .dpll_data = &dpll5_dd,
938 .clkdm_name = "dpll5_clkdm",
939};
940
941DEFINE_STRUCT_CLK(dpll5_ck, dpll3_ck_parent_names, dpll1_ck_ops);
942
943DEFINE_CLK_DIVIDER(dpll5_m2_ck, "dpll5_ck", &dpll5_ck, 0x0,
944 OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
945 OMAP3430ES2_DIV_120M_SHIFT, OMAP3430ES2_DIV_120M_WIDTH,
946 CLK_DIVIDER_ONE_BASED, NULL);
947
948static struct clk dss1_alwon_fck_3430es1;
949
950static const char *dss1_alwon_fck_3430es1_parent_names[] = {
951 "dpll4_m4x2_ck",
952};
953
954static struct clk_hw_omap dss1_alwon_fck_3430es1_hw = {
955 .hw = {
956 .clk = &dss1_alwon_fck_3430es1,
957 },
958 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
959 .enable_bit = OMAP3430_EN_DSS1_SHIFT,
960 .clkdm_name = "dss_clkdm",
961};
962
963DEFINE_STRUCT_CLK(dss1_alwon_fck_3430es1, dss1_alwon_fck_3430es1_parent_names,
964 aes2_ick_ops);
965
966static struct clk dss1_alwon_fck_3430es2;
967
968static struct clk_hw_omap dss1_alwon_fck_3430es2_hw = {
969 .hw = {
970 .clk = &dss1_alwon_fck_3430es2,
971 },
972 .ops = &clkhwops_omap3430es2_dss_usbhost_wait,
973 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
974 .enable_bit = OMAP3430_EN_DSS1_SHIFT,
975 .clkdm_name = "dss_clkdm",
976};
977
978DEFINE_STRUCT_CLK(dss1_alwon_fck_3430es2, dss1_alwon_fck_3430es1_parent_names,
979 aes2_ick_ops);
980
981static struct clk dss2_alwon_fck;
982
983static struct clk_hw_omap dss2_alwon_fck_hw = {
984 .hw = {
985 .clk = &dss2_alwon_fck,
986 },
987 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
988 .enable_bit = OMAP3430_EN_DSS2_SHIFT,
989 .clkdm_name = "dss_clkdm",
990};
991
992DEFINE_STRUCT_CLK(dss2_alwon_fck, dpll3_ck_parent_names, aes2_ick_ops);
993
994static struct clk dss_96m_fck;
995
996static struct clk_hw_omap dss_96m_fck_hw = {
997 .hw = {
998 .clk = &dss_96m_fck,
999 },
1000 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
1001 .enable_bit = OMAP3430_EN_TV_SHIFT,
1002 .clkdm_name = "dss_clkdm",
1003};
1004
1005DEFINE_STRUCT_CLK(dss_96m_fck, core_96m_fck_parent_names, aes2_ick_ops);
1006
1007static struct clk dss_ick_3430es1;
1008
1009static struct clk_hw_omap dss_ick_3430es1_hw = {
1010 .hw = {
1011 .clk = &dss_ick_3430es1,
1012 },
1013 .ops = &clkhwops_iclk,
1014 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
1015 .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
1016 .clkdm_name = "dss_clkdm",
1017};
1018
1019DEFINE_STRUCT_CLK(dss_ick_3430es1, security_l4_ick2_parent_names, aes2_ick_ops);
1020
1021static struct clk dss_ick_3430es2;
1022
1023static struct clk_hw_omap dss_ick_3430es2_hw = {
1024 .hw = {
1025 .clk = &dss_ick_3430es2,
1026 },
1027 .ops = &clkhwops_omap3430es2_iclk_dss_usbhost_wait,
1028 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
1029 .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
1030 .clkdm_name = "dss_clkdm",
1031};
1032
1033DEFINE_STRUCT_CLK(dss_ick_3430es2, security_l4_ick2_parent_names, aes2_ick_ops);
1034
1035static struct clk dss_tv_fck;
1036
1037static const char *dss_tv_fck_parent_names[] = {
1038 "omap_54m_fck",
1039};
1040
1041static struct clk_hw_omap dss_tv_fck_hw = {
1042 .hw = {
1043 .clk = &dss_tv_fck,
1044 },
1045 .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
1046 .enable_bit = OMAP3430_EN_TV_SHIFT,
1047 .clkdm_name = "dss_clkdm",
1048};
1049
1050DEFINE_STRUCT_CLK(dss_tv_fck, dss_tv_fck_parent_names, aes2_ick_ops);
1051
1052static struct clk emac_fck;
1053
1054static const char *emac_fck_parent_names[] = {
1055 "rmii_ck",
1056};
1057
1058static struct clk_hw_omap emac_fck_hw = {
1059 .hw = {
1060 .clk = &emac_fck,
1061 },
1062 .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
1063 .enable_bit = AM35XX_CPGMAC_FCLK_SHIFT,
1064};
1065
1066DEFINE_STRUCT_CLK(emac_fck, emac_fck_parent_names, aes1_ick_ops);
1067
1068static struct clk ipss_ick;
1069
1070static const char *ipss_ick_parent_names[] = {
1071 "core_l3_ick",
1072};
1073
1074static struct clk_hw_omap ipss_ick_hw = {
1075 .hw = {
1076 .clk = &ipss_ick,
1077 },
1078 .ops = &clkhwops_am35xx_ipss_wait,
1079 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1080 .enable_bit = AM35XX_EN_IPSS_SHIFT,
1081 .clkdm_name = "core_l3_clkdm",
1082};
1083
1084DEFINE_STRUCT_CLK(ipss_ick, ipss_ick_parent_names, aes2_ick_ops);
1085
1086static struct clk emac_ick;
1087
1088static const char *emac_ick_parent_names[] = {
1089 "ipss_ick",
1090};
1091
1092static struct clk_hw_omap emac_ick_hw = {
1093 .hw = {
1094 .clk = &emac_ick,
1095 },
1096 .ops = &clkhwops_am35xx_ipss_module_wait,
1097 .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
1098 .enable_bit = AM35XX_CPGMAC_VBUSP_CLK_SHIFT,
1099 .clkdm_name = "core_l3_clkdm",
1100};
1101
1102DEFINE_STRUCT_CLK(emac_ick, emac_ick_parent_names, aes2_ick_ops);
1103
1104static struct clk emu_core_alwon_ck;
1105
1106static const char *emu_core_alwon_ck_parent_names[] = {
1107 "dpll3_m3x2_ck",
1108};
1109
1110DEFINE_STRUCT_CLK_HW_OMAP(emu_core_alwon_ck, "dpll3_clkdm");
1111DEFINE_STRUCT_CLK(emu_core_alwon_ck, emu_core_alwon_ck_parent_names,
1112 core_l4_ick_ops);
1113
1114static struct clk emu_mpu_alwon_ck;
1115
1116static const char *emu_mpu_alwon_ck_parent_names[] = {
1117 "mpu_ck",
1118};
1119
1120DEFINE_STRUCT_CLK_HW_OMAP(emu_mpu_alwon_ck, NULL);
1121DEFINE_STRUCT_CLK(emu_mpu_alwon_ck, emu_mpu_alwon_ck_parent_names, core_ck_ops);
1122
1123static struct clk emu_per_alwon_ck;
1124
1125static const char *emu_per_alwon_ck_parent_names[] = {
1126 "dpll4_m6x2_ck",
1127};
1128
1129DEFINE_STRUCT_CLK_HW_OMAP(emu_per_alwon_ck, "dpll4_clkdm");
1130DEFINE_STRUCT_CLK(emu_per_alwon_ck, emu_per_alwon_ck_parent_names,
1131 core_l4_ick_ops);
1132
1133static const char *emu_src_ck_parent_names[] = {
1134 "sys_ck", "emu_core_alwon_ck", "emu_per_alwon_ck", "emu_mpu_alwon_ck",
1135};
1136
1137static const struct clksel_rate emu_src_sys_rates[] = {
1138 { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
1139 { .div = 0 },
1140};
1141
1142static const struct clksel_rate emu_src_core_rates[] = {
1143 { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
1144 { .div = 0 },
1145};
1146
1147static const struct clksel_rate emu_src_per_rates[] = {
1148 { .div = 1, .val = 2, .flags = RATE_IN_3XXX },
1149 { .div = 0 },
1150};
1151
1152static const struct clksel_rate emu_src_mpu_rates[] = {
1153 { .div = 1, .val = 3, .flags = RATE_IN_3XXX },
1154 { .div = 0 },
1155};
1156
1157static const struct clksel emu_src_clksel[] = {
1158 { .parent = &sys_ck, .rates = emu_src_sys_rates },
1159 { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
1160 { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
1161 { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
1162 { .parent = NULL },
1163};
1164
1165static const struct clk_ops emu_src_ck_ops = {
1166 .init = &omap2_init_clk_clkdm,
1167 .recalc_rate = &omap2_clksel_recalc,
1168 .get_parent = &omap2_clksel_find_parent_index,
1169 .set_parent = &omap2_clksel_set_parent,
cfef4b27
JH
1170 .enable = &omap2_clkops_enable_clkdm,
1171 .disable = &omap2_clkops_disable_clkdm,
99e7938d
RN
1172};
1173
1174static struct clk emu_src_ck;
1175
1176static struct clk_hw_omap emu_src_ck_hw = {
1177 .hw = {
1178 .clk = &emu_src_ck,
1179 },
1180 .clksel = emu_src_clksel,
1181 .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
1182 .clksel_mask = OMAP3430_MUX_CTRL_MASK,
1183 .clkdm_name = "emu_clkdm",
1184};
1185
1186DEFINE_STRUCT_CLK(emu_src_ck, emu_src_ck_parent_names, emu_src_ck_ops);
1187
1188DEFINE_CLK_DIVIDER(atclk_fck, "emu_src_ck", &emu_src_ck, 0x0,
1189 OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
1190 OMAP3430_CLKSEL_ATCLK_SHIFT, OMAP3430_CLKSEL_ATCLK_WIDTH,
1191 CLK_DIVIDER_ONE_BASED, NULL);
1192
1193static struct clk fac_ick;
1194
1195static struct clk_hw_omap fac_ick_hw = {
1196 .hw = {
1197 .clk = &fac_ick,
1198 },
1199 .ops = &clkhwops_iclk_wait,
1200 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1201 .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
1202 .clkdm_name = "core_l4_clkdm",
1203};
1204
1205DEFINE_STRUCT_CLK(fac_ick, aes2_ick_parent_names, aes2_ick_ops);
1206
1207static struct clk fshostusb_fck;
1208
1209static const char *fshostusb_fck_parent_names[] = {
1210 "core_48m_fck",
1211};
1212
1213static struct clk_hw_omap fshostusb_fck_hw = {
1214 .hw = {
1215 .clk = &fshostusb_fck,
1216 },
1217 .ops = &clkhwops_wait,
1218 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1219 .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
1220 .clkdm_name = "core_l4_clkdm",
1221};
1222
1223DEFINE_STRUCT_CLK(fshostusb_fck, fshostusb_fck_parent_names, aes2_ick_ops);
1224
1225static struct clk gfx_l3_ck;
1226
1227static struct clk_hw_omap gfx_l3_ck_hw = {
1228 .hw = {
1229 .clk = &gfx_l3_ck,
1230 },
1231 .ops = &clkhwops_wait,
1232 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
1233 .enable_bit = OMAP_EN_GFX_SHIFT,
1234 .clkdm_name = "gfx_3430es1_clkdm",
1235};
1236
1237DEFINE_STRUCT_CLK(gfx_l3_ck, core_l3_ick_parent_names, aes1_ick_ops);
1238
1239DEFINE_CLK_DIVIDER(gfx_l3_fck, "l3_ick", &l3_ick, 0x0,
1240 OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
1241 OMAP_CLKSEL_GFX_SHIFT, OMAP_CLKSEL_GFX_WIDTH,
1242 CLK_DIVIDER_ONE_BASED, NULL);
1243
1244static struct clk gfx_cg1_ck;
1245
1246static const char *gfx_cg1_ck_parent_names[] = {
1247 "gfx_l3_fck",
1248};
1249
1250static struct clk_hw_omap gfx_cg1_ck_hw = {
1251 .hw = {
1252 .clk = &gfx_cg1_ck,
1253 },
1254 .ops = &clkhwops_wait,
1255 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1256 .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
1257 .clkdm_name = "gfx_3430es1_clkdm",
1258};
1259
1260DEFINE_STRUCT_CLK(gfx_cg1_ck, gfx_cg1_ck_parent_names, aes2_ick_ops);
1261
1262static struct clk gfx_cg2_ck;
1263
1264static struct clk_hw_omap gfx_cg2_ck_hw = {
1265 .hw = {
1266 .clk = &gfx_cg2_ck,
1267 },
1268 .ops = &clkhwops_wait,
1269 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
1270 .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
1271 .clkdm_name = "gfx_3430es1_clkdm",
1272};
1273
1274DEFINE_STRUCT_CLK(gfx_cg2_ck, gfx_cg1_ck_parent_names, aes2_ick_ops);
1275
1276static struct clk gfx_l3_ick;
1277
1278static const char *gfx_l3_ick_parent_names[] = {
1279 "gfx_l3_ck",
1280};
1281
1282DEFINE_STRUCT_CLK_HW_OMAP(gfx_l3_ick, "gfx_3430es1_clkdm");
1283DEFINE_STRUCT_CLK(gfx_l3_ick, gfx_l3_ick_parent_names, core_l4_ick_ops);
1284
1285static struct clk wkup_32k_fck;
1286
1287static const char *wkup_32k_fck_parent_names[] = {
1288 "omap_32k_fck",
1289};
1290
1291DEFINE_STRUCT_CLK_HW_OMAP(wkup_32k_fck, "wkup_clkdm");
1292DEFINE_STRUCT_CLK(wkup_32k_fck, wkup_32k_fck_parent_names, core_l4_ick_ops);
1293
1294static struct clk gpio1_dbck;
1295
1296static const char *gpio1_dbck_parent_names[] = {
1297 "wkup_32k_fck",
1298};
1299
1300static struct clk_hw_omap gpio1_dbck_hw = {
1301 .hw = {
1302 .clk = &gpio1_dbck,
1303 },
1304 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1305 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
1306 .clkdm_name = "wkup_clkdm",
1307};
1308
1309DEFINE_STRUCT_CLK(gpio1_dbck, gpio1_dbck_parent_names, aes2_ick_ops);
1310
1311static struct clk wkup_l4_ick;
1312
1313DEFINE_STRUCT_CLK_HW_OMAP(wkup_l4_ick, "wkup_clkdm");
1314DEFINE_STRUCT_CLK(wkup_l4_ick, dpll3_ck_parent_names, core_l4_ick_ops);
1315
1316static struct clk gpio1_ick;
1317
1318static const char *gpio1_ick_parent_names[] = {
1319 "wkup_l4_ick",
1320};
1321
1322static struct clk_hw_omap gpio1_ick_hw = {
1323 .hw = {
1324 .clk = &gpio1_ick,
1325 },
1326 .ops = &clkhwops_iclk_wait,
1327 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1328 .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
1329 .clkdm_name = "wkup_clkdm",
1330};
1331
1332DEFINE_STRUCT_CLK(gpio1_ick, gpio1_ick_parent_names, aes2_ick_ops);
1333
1334static struct clk per_32k_alwon_fck;
1335
1336DEFINE_STRUCT_CLK_HW_OMAP(per_32k_alwon_fck, "per_clkdm");
1337DEFINE_STRUCT_CLK(per_32k_alwon_fck, wkup_32k_fck_parent_names,
1338 core_l4_ick_ops);
1339
1340static struct clk gpio2_dbck;
1341
1342static const char *gpio2_dbck_parent_names[] = {
1343 "per_32k_alwon_fck",
1344};
1345
1346static struct clk_hw_omap gpio2_dbck_hw = {
1347 .hw = {
1348 .clk = &gpio2_dbck,
1349 },
1350 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1351 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
1352 .clkdm_name = "per_clkdm",
1353};
1354
1355DEFINE_STRUCT_CLK(gpio2_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
1356
1357static struct clk per_l4_ick;
1358
1359DEFINE_STRUCT_CLK_HW_OMAP(per_l4_ick, "per_clkdm");
1360DEFINE_STRUCT_CLK(per_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);
1361
1362static struct clk gpio2_ick;
1363
1364static const char *gpio2_ick_parent_names[] = {
1365 "per_l4_ick",
1366};
1367
1368static struct clk_hw_omap gpio2_ick_hw = {
1369 .hw = {
1370 .clk = &gpio2_ick,
1371 },
1372 .ops = &clkhwops_iclk_wait,
1373 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1374 .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
1375 .clkdm_name = "per_clkdm",
1376};
1377
1378DEFINE_STRUCT_CLK(gpio2_ick, gpio2_ick_parent_names, aes2_ick_ops);
1379
1380static struct clk gpio3_dbck;
1381
1382static struct clk_hw_omap gpio3_dbck_hw = {
1383 .hw = {
1384 .clk = &gpio3_dbck,
1385 },
1386 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1387 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
1388 .clkdm_name = "per_clkdm",
1389};
1390
1391DEFINE_STRUCT_CLK(gpio3_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
1392
1393static struct clk gpio3_ick;
1394
1395static struct clk_hw_omap gpio3_ick_hw = {
1396 .hw = {
1397 .clk = &gpio3_ick,
1398 },
1399 .ops = &clkhwops_iclk_wait,
1400 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1401 .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
1402 .clkdm_name = "per_clkdm",
1403};
1404
1405DEFINE_STRUCT_CLK(gpio3_ick, gpio2_ick_parent_names, aes2_ick_ops);
1406
1407static struct clk gpio4_dbck;
1408
1409static struct clk_hw_omap gpio4_dbck_hw = {
1410 .hw = {
1411 .clk = &gpio4_dbck,
1412 },
1413 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1414 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
1415 .clkdm_name = "per_clkdm",
1416};
1417
1418DEFINE_STRUCT_CLK(gpio4_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
1419
1420static struct clk gpio4_ick;
1421
1422static struct clk_hw_omap gpio4_ick_hw = {
1423 .hw = {
1424 .clk = &gpio4_ick,
1425 },
1426 .ops = &clkhwops_iclk_wait,
1427 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1428 .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
1429 .clkdm_name = "per_clkdm",
1430};
1431
1432DEFINE_STRUCT_CLK(gpio4_ick, gpio2_ick_parent_names, aes2_ick_ops);
1433
1434static struct clk gpio5_dbck;
1435
1436static struct clk_hw_omap gpio5_dbck_hw = {
1437 .hw = {
1438 .clk = &gpio5_dbck,
1439 },
1440 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1441 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
1442 .clkdm_name = "per_clkdm",
1443};
1444
1445DEFINE_STRUCT_CLK(gpio5_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
1446
1447static struct clk gpio5_ick;
1448
1449static struct clk_hw_omap gpio5_ick_hw = {
1450 .hw = {
1451 .clk = &gpio5_ick,
1452 },
1453 .ops = &clkhwops_iclk_wait,
1454 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1455 .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
1456 .clkdm_name = "per_clkdm",
1457};
1458
1459DEFINE_STRUCT_CLK(gpio5_ick, gpio2_ick_parent_names, aes2_ick_ops);
1460
1461static struct clk gpio6_dbck;
1462
1463static struct clk_hw_omap gpio6_dbck_hw = {
1464 .hw = {
1465 .clk = &gpio6_dbck,
1466 },
1467 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1468 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
1469 .clkdm_name = "per_clkdm",
1470};
1471
1472DEFINE_STRUCT_CLK(gpio6_dbck, gpio2_dbck_parent_names, aes2_ick_ops);
1473
1474static struct clk gpio6_ick;
1475
1476static struct clk_hw_omap gpio6_ick_hw = {
1477 .hw = {
1478 .clk = &gpio6_ick,
1479 },
1480 .ops = &clkhwops_iclk_wait,
1481 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1482 .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
1483 .clkdm_name = "per_clkdm",
1484};
1485
1486DEFINE_STRUCT_CLK(gpio6_ick, gpio2_ick_parent_names, aes2_ick_ops);
1487
1488static struct clk gpmc_fck;
1489
1490static struct clk_hw_omap gpmc_fck_hw = {
1491 .hw = {
1492 .clk = &gpmc_fck,
1493 },
1494 .flags = ENABLE_ON_INIT,
1495 .clkdm_name = "core_l3_clkdm",
1496};
1497
1498DEFINE_STRUCT_CLK(gpmc_fck, ipss_ick_parent_names, core_l4_ick_ops);
1499
1500static const struct clksel omap343x_gpt_clksel[] = {
1501 { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
1502 { .parent = &sys_ck, .rates = gpt_sys_rates },
1503 { .parent = NULL },
1504};
1505
1506static const char *gpt10_fck_parent_names[] = {
1507 "omap_32k_fck", "sys_ck",
1508};
1509
1510DEFINE_CLK_OMAP_MUX_GATE(gpt10_fck, "core_l4_clkdm", omap343x_gpt_clksel,
1511 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1512 OMAP3430_CLKSEL_GPT10_MASK,
1513 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1514 OMAP3430_EN_GPT10_SHIFT, &clkhwops_wait,
1515 gpt10_fck_parent_names, clkout2_src_ck_ops);
1516
1517static struct clk gpt10_ick;
1518
1519static struct clk_hw_omap gpt10_ick_hw = {
1520 .hw = {
1521 .clk = &gpt10_ick,
1522 },
1523 .ops = &clkhwops_iclk_wait,
1524 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1525 .enable_bit = OMAP3430_EN_GPT10_SHIFT,
1526 .clkdm_name = "core_l4_clkdm",
1527};
1528
1529DEFINE_STRUCT_CLK(gpt10_ick, aes2_ick_parent_names, aes2_ick_ops);
1530
1531DEFINE_CLK_OMAP_MUX_GATE(gpt11_fck, "core_l4_clkdm", omap343x_gpt_clksel,
1532 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
1533 OMAP3430_CLKSEL_GPT11_MASK,
1534 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1535 OMAP3430_EN_GPT11_SHIFT, &clkhwops_wait,
1536 gpt10_fck_parent_names, clkout2_src_ck_ops);
1537
1538static struct clk gpt11_ick;
1539
1540static struct clk_hw_omap gpt11_ick_hw = {
1541 .hw = {
1542 .clk = &gpt11_ick,
1543 },
1544 .ops = &clkhwops_iclk_wait,
1545 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1546 .enable_bit = OMAP3430_EN_GPT11_SHIFT,
1547 .clkdm_name = "core_l4_clkdm",
1548};
1549
1550DEFINE_STRUCT_CLK(gpt11_ick, aes2_ick_parent_names, aes2_ick_ops);
1551
1552static struct clk gpt12_fck;
1553
1554static const char *gpt12_fck_parent_names[] = {
1555 "secure_32k_fck",
1556};
1557
1558DEFINE_STRUCT_CLK_HW_OMAP(gpt12_fck, "wkup_clkdm");
1559DEFINE_STRUCT_CLK(gpt12_fck, gpt12_fck_parent_names, core_l4_ick_ops);
1560
1561static struct clk gpt12_ick;
1562
1563static struct clk_hw_omap gpt12_ick_hw = {
1564 .hw = {
1565 .clk = &gpt12_ick,
1566 },
1567 .ops = &clkhwops_iclk_wait,
1568 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1569 .enable_bit = OMAP3430_EN_GPT12_SHIFT,
1570 .clkdm_name = "wkup_clkdm",
1571};
1572
1573DEFINE_STRUCT_CLK(gpt12_ick, gpio1_ick_parent_names, aes2_ick_ops);
1574
1575DEFINE_CLK_OMAP_MUX_GATE(gpt1_fck, "wkup_clkdm", omap343x_gpt_clksel,
1576 OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
1577 OMAP3430_CLKSEL_GPT1_MASK,
1578 OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1579 OMAP3430_EN_GPT1_SHIFT, &clkhwops_wait,
1580 gpt10_fck_parent_names, clkout2_src_ck_ops);
1581
1582static struct clk gpt1_ick;
1583
1584static struct clk_hw_omap gpt1_ick_hw = {
1585 .hw = {
1586 .clk = &gpt1_ick,
1587 },
1588 .ops = &clkhwops_iclk_wait,
1589 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1590 .enable_bit = OMAP3430_EN_GPT1_SHIFT,
1591 .clkdm_name = "wkup_clkdm",
1592};
1593
1594DEFINE_STRUCT_CLK(gpt1_ick, gpio1_ick_parent_names, aes2_ick_ops);
1595
1596DEFINE_CLK_OMAP_MUX_GATE(gpt2_fck, "per_clkdm", omap343x_gpt_clksel,
1597 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
1598 OMAP3430_CLKSEL_GPT2_MASK,
1599 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1600 OMAP3430_EN_GPT2_SHIFT, &clkhwops_wait,
1601 gpt10_fck_parent_names, clkout2_src_ck_ops);
1602
1603static struct clk gpt2_ick;
1604
1605static struct clk_hw_omap gpt2_ick_hw = {
1606 .hw = {
1607 .clk = &gpt2_ick,
1608 },
1609 .ops = &clkhwops_iclk_wait,
1610 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1611 .enable_bit = OMAP3430_EN_GPT2_SHIFT,
1612 .clkdm_name = "per_clkdm",
1613};
1614
1615DEFINE_STRUCT_CLK(gpt2_ick, gpio2_ick_parent_names, aes2_ick_ops);
1616
1617DEFINE_CLK_OMAP_MUX_GATE(gpt3_fck, "per_clkdm", omap343x_gpt_clksel,
1618 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
1619 OMAP3430_CLKSEL_GPT3_MASK,
1620 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1621 OMAP3430_EN_GPT3_SHIFT, &clkhwops_wait,
1622 gpt10_fck_parent_names, clkout2_src_ck_ops);
1623
1624static struct clk gpt3_ick;
1625
1626static struct clk_hw_omap gpt3_ick_hw = {
1627 .hw = {
1628 .clk = &gpt3_ick,
1629 },
1630 .ops = &clkhwops_iclk_wait,
1631 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1632 .enable_bit = OMAP3430_EN_GPT3_SHIFT,
1633 .clkdm_name = "per_clkdm",
1634};
1635
1636DEFINE_STRUCT_CLK(gpt3_ick, gpio2_ick_parent_names, aes2_ick_ops);
1637
1638DEFINE_CLK_OMAP_MUX_GATE(gpt4_fck, "per_clkdm", omap343x_gpt_clksel,
1639 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
1640 OMAP3430_CLKSEL_GPT4_MASK,
1641 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1642 OMAP3430_EN_GPT4_SHIFT, &clkhwops_wait,
1643 gpt10_fck_parent_names, clkout2_src_ck_ops);
1644
1645static struct clk gpt4_ick;
1646
1647static struct clk_hw_omap gpt4_ick_hw = {
1648 .hw = {
1649 .clk = &gpt4_ick,
1650 },
1651 .ops = &clkhwops_iclk_wait,
1652 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1653 .enable_bit = OMAP3430_EN_GPT4_SHIFT,
1654 .clkdm_name = "per_clkdm",
1655};
1656
1657DEFINE_STRUCT_CLK(gpt4_ick, gpio2_ick_parent_names, aes2_ick_ops);
1658
1659DEFINE_CLK_OMAP_MUX_GATE(gpt5_fck, "per_clkdm", omap343x_gpt_clksel,
1660 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
1661 OMAP3430_CLKSEL_GPT5_MASK,
1662 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1663 OMAP3430_EN_GPT5_SHIFT, &clkhwops_wait,
1664 gpt10_fck_parent_names, clkout2_src_ck_ops);
1665
1666static struct clk gpt5_ick;
1667
1668static struct clk_hw_omap gpt5_ick_hw = {
1669 .hw = {
1670 .clk = &gpt5_ick,
1671 },
1672 .ops = &clkhwops_iclk_wait,
1673 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1674 .enable_bit = OMAP3430_EN_GPT5_SHIFT,
1675 .clkdm_name = "per_clkdm",
1676};
1677
1678DEFINE_STRUCT_CLK(gpt5_ick, gpio2_ick_parent_names, aes2_ick_ops);
1679
1680DEFINE_CLK_OMAP_MUX_GATE(gpt6_fck, "per_clkdm", omap343x_gpt_clksel,
1681 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
1682 OMAP3430_CLKSEL_GPT6_MASK,
1683 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1684 OMAP3430_EN_GPT6_SHIFT, &clkhwops_wait,
1685 gpt10_fck_parent_names, clkout2_src_ck_ops);
1686
1687static struct clk gpt6_ick;
1688
1689static struct clk_hw_omap gpt6_ick_hw = {
1690 .hw = {
1691 .clk = &gpt6_ick,
1692 },
1693 .ops = &clkhwops_iclk_wait,
1694 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1695 .enable_bit = OMAP3430_EN_GPT6_SHIFT,
1696 .clkdm_name = "per_clkdm",
1697};
1698
1699DEFINE_STRUCT_CLK(gpt6_ick, gpio2_ick_parent_names, aes2_ick_ops);
1700
1701DEFINE_CLK_OMAP_MUX_GATE(gpt7_fck, "per_clkdm", omap343x_gpt_clksel,
1702 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
1703 OMAP3430_CLKSEL_GPT7_MASK,
1704 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1705 OMAP3430_EN_GPT7_SHIFT, &clkhwops_wait,
1706 gpt10_fck_parent_names, clkout2_src_ck_ops);
1707
1708static struct clk gpt7_ick;
1709
1710static struct clk_hw_omap gpt7_ick_hw = {
1711 .hw = {
1712 .clk = &gpt7_ick,
1713 },
1714 .ops = &clkhwops_iclk_wait,
1715 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1716 .enable_bit = OMAP3430_EN_GPT7_SHIFT,
1717 .clkdm_name = "per_clkdm",
1718};
1719
1720DEFINE_STRUCT_CLK(gpt7_ick, gpio2_ick_parent_names, aes2_ick_ops);
1721
1722DEFINE_CLK_OMAP_MUX_GATE(gpt8_fck, "per_clkdm", omap343x_gpt_clksel,
1723 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
1724 OMAP3430_CLKSEL_GPT8_MASK,
1725 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1726 OMAP3430_EN_GPT8_SHIFT, &clkhwops_wait,
1727 gpt10_fck_parent_names, clkout2_src_ck_ops);
1728
1729static struct clk gpt8_ick;
1730
1731static struct clk_hw_omap gpt8_ick_hw = {
1732 .hw = {
1733 .clk = &gpt8_ick,
1734 },
1735 .ops = &clkhwops_iclk_wait,
1736 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1737 .enable_bit = OMAP3430_EN_GPT8_SHIFT,
1738 .clkdm_name = "per_clkdm",
1739};
1740
1741DEFINE_STRUCT_CLK(gpt8_ick, gpio2_ick_parent_names, aes2_ick_ops);
1742
1743DEFINE_CLK_OMAP_MUX_GATE(gpt9_fck, "per_clkdm", omap343x_gpt_clksel,
1744 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
1745 OMAP3430_CLKSEL_GPT9_MASK,
1746 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
1747 OMAP3430_EN_GPT9_SHIFT, &clkhwops_wait,
1748 gpt10_fck_parent_names, clkout2_src_ck_ops);
1749
1750static struct clk gpt9_ick;
1751
1752static struct clk_hw_omap gpt9_ick_hw = {
1753 .hw = {
1754 .clk = &gpt9_ick,
1755 },
1756 .ops = &clkhwops_iclk_wait,
1757 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
1758 .enable_bit = OMAP3430_EN_GPT9_SHIFT,
1759 .clkdm_name = "per_clkdm",
1760};
1761
1762DEFINE_STRUCT_CLK(gpt9_ick, gpio2_ick_parent_names, aes2_ick_ops);
1763
1764static struct clk hdq_fck;
1765
1766static const char *hdq_fck_parent_names[] = {
1767 "core_12m_fck",
1768};
1769
1770static struct clk_hw_omap hdq_fck_hw = {
1771 .hw = {
1772 .clk = &hdq_fck,
1773 },
1774 .ops = &clkhwops_wait,
1775 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1776 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
1777 .clkdm_name = "core_l4_clkdm",
1778};
1779
1780DEFINE_STRUCT_CLK(hdq_fck, hdq_fck_parent_names, aes2_ick_ops);
1781
1782static struct clk hdq_ick;
1783
1784static struct clk_hw_omap hdq_ick_hw = {
1785 .hw = {
1786 .clk = &hdq_ick,
1787 },
1788 .ops = &clkhwops_iclk_wait,
1789 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1790 .enable_bit = OMAP3430_EN_HDQ_SHIFT,
1791 .clkdm_name = "core_l4_clkdm",
1792};
1793
1794DEFINE_STRUCT_CLK(hdq_ick, aes2_ick_parent_names, aes2_ick_ops);
1795
1796static struct clk hecc_ck;
1797
1798static struct clk_hw_omap hecc_ck_hw = {
1799 .hw = {
1800 .clk = &hecc_ck,
1801 },
1802 .ops = &clkhwops_am35xx_ipss_module_wait,
1803 .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
1804 .enable_bit = AM35XX_HECC_VBUSP_CLK_SHIFT,
1805 .clkdm_name = "core_l3_clkdm",
1806};
1807
1808DEFINE_STRUCT_CLK(hecc_ck, dpll3_ck_parent_names, aes2_ick_ops);
1809
1810static struct clk hsotgusb_fck_am35xx;
1811
1812static struct clk_hw_omap hsotgusb_fck_am35xx_hw = {
1813 .hw = {
1814 .clk = &hsotgusb_fck_am35xx,
1815 },
1816 .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
1817 .enable_bit = AM35XX_USBOTG_FCLK_SHIFT,
1818 .clkdm_name = "core_l3_clkdm",
1819};
1820
1821DEFINE_STRUCT_CLK(hsotgusb_fck_am35xx, dpll3_ck_parent_names, aes2_ick_ops);
1822
1823static struct clk hsotgusb_ick_3430es1;
1824
1825static struct clk_hw_omap hsotgusb_ick_3430es1_hw = {
1826 .hw = {
1827 .clk = &hsotgusb_ick_3430es1,
1828 },
1829 .ops = &clkhwops_iclk,
1830 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1831 .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
1832 .clkdm_name = "core_l3_clkdm",
1833};
1834
1835DEFINE_STRUCT_CLK(hsotgusb_ick_3430es1, ipss_ick_parent_names, aes2_ick_ops);
1836
1837static struct clk hsotgusb_ick_3430es2;
1838
1839static struct clk_hw_omap hsotgusb_ick_3430es2_hw = {
1840 .hw = {
1841 .clk = &hsotgusb_ick_3430es2,
1842 },
1843 .ops = &clkhwops_omap3430es2_iclk_hsotgusb_wait,
1844 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1845 .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
1846 .clkdm_name = "core_l3_clkdm",
1847};
1848
1849DEFINE_STRUCT_CLK(hsotgusb_ick_3430es2, ipss_ick_parent_names, aes2_ick_ops);
1850
1851static struct clk hsotgusb_ick_am35xx;
1852
1853static struct clk_hw_omap hsotgusb_ick_am35xx_hw = {
1854 .hw = {
1855 .clk = &hsotgusb_ick_am35xx,
1856 },
1857 .ops = &clkhwops_am35xx_ipss_module_wait,
1858 .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
1859 .enable_bit = AM35XX_USBOTG_VBUSP_CLK_SHIFT,
1860 .clkdm_name = "core_l3_clkdm",
1861};
1862
1863DEFINE_STRUCT_CLK(hsotgusb_ick_am35xx, emac_ick_parent_names, aes2_ick_ops);
1864
1865static struct clk i2c1_fck;
1866
1867static struct clk_hw_omap i2c1_fck_hw = {
1868 .hw = {
1869 .clk = &i2c1_fck,
1870 },
1871 .ops = &clkhwops_wait,
1872 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1873 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
1874 .clkdm_name = "core_l4_clkdm",
1875};
1876
1877DEFINE_STRUCT_CLK(i2c1_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
1878
1879static struct clk i2c1_ick;
1880
1881static struct clk_hw_omap i2c1_ick_hw = {
1882 .hw = {
1883 .clk = &i2c1_ick,
1884 },
1885 .ops = &clkhwops_iclk_wait,
1886 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1887 .enable_bit = OMAP3430_EN_I2C1_SHIFT,
1888 .clkdm_name = "core_l4_clkdm",
1889};
1890
1891DEFINE_STRUCT_CLK(i2c1_ick, aes2_ick_parent_names, aes2_ick_ops);
1892
1893static struct clk i2c2_fck;
1894
1895static struct clk_hw_omap i2c2_fck_hw = {
1896 .hw = {
1897 .clk = &i2c2_fck,
1898 },
1899 .ops = &clkhwops_wait,
1900 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1901 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
1902 .clkdm_name = "core_l4_clkdm",
1903};
1904
1905DEFINE_STRUCT_CLK(i2c2_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
1906
1907static struct clk i2c2_ick;
1908
1909static struct clk_hw_omap i2c2_ick_hw = {
1910 .hw = {
1911 .clk = &i2c2_ick,
1912 },
1913 .ops = &clkhwops_iclk_wait,
1914 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1915 .enable_bit = OMAP3430_EN_I2C2_SHIFT,
1916 .clkdm_name = "core_l4_clkdm",
1917};
1918
1919DEFINE_STRUCT_CLK(i2c2_ick, aes2_ick_parent_names, aes2_ick_ops);
1920
1921static struct clk i2c3_fck;
1922
1923static struct clk_hw_omap i2c3_fck_hw = {
1924 .hw = {
1925 .clk = &i2c3_fck,
1926 },
1927 .ops = &clkhwops_wait,
1928 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1929 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
1930 .clkdm_name = "core_l4_clkdm",
1931};
1932
1933DEFINE_STRUCT_CLK(i2c3_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
1934
1935static struct clk i2c3_ick;
1936
1937static struct clk_hw_omap i2c3_ick_hw = {
1938 .hw = {
1939 .clk = &i2c3_ick,
1940 },
1941 .ops = &clkhwops_iclk_wait,
1942 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1943 .enable_bit = OMAP3430_EN_I2C3_SHIFT,
1944 .clkdm_name = "core_l4_clkdm",
1945};
1946
1947DEFINE_STRUCT_CLK(i2c3_ick, aes2_ick_parent_names, aes2_ick_ops);
1948
1949static struct clk icr_ick;
1950
1951static struct clk_hw_omap icr_ick_hw = {
1952 .hw = {
1953 .clk = &icr_ick,
1954 },
1955 .ops = &clkhwops_iclk_wait,
1956 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1957 .enable_bit = OMAP3430_EN_ICR_SHIFT,
1958 .clkdm_name = "core_l4_clkdm",
1959};
1960
1961DEFINE_STRUCT_CLK(icr_ick, aes2_ick_parent_names, aes2_ick_ops);
1962
1963static struct clk iva2_ck;
1964
1965static const char *iva2_ck_parent_names[] = {
1966 "dpll2_m2_ck",
1967};
1968
1969static struct clk_hw_omap iva2_ck_hw = {
1970 .hw = {
1971 .clk = &iva2_ck,
1972 },
1973 .ops = &clkhwops_wait,
1974 .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
1975 .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
1976 .clkdm_name = "iva2_clkdm",
1977};
1978
1979DEFINE_STRUCT_CLK(iva2_ck, iva2_ck_parent_names, aes2_ick_ops);
1980
1981static struct clk mad2d_ick;
1982
1983static struct clk_hw_omap mad2d_ick_hw = {
1984 .hw = {
1985 .clk = &mad2d_ick,
1986 },
1987 .ops = &clkhwops_iclk_wait,
1988 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1989 .enable_bit = OMAP3430_EN_MAD2D_SHIFT,
1990 .clkdm_name = "d2d_clkdm",
1991};
1992
1993DEFINE_STRUCT_CLK(mad2d_ick, core_l3_ick_parent_names, aes2_ick_ops);
1994
1995static struct clk mailboxes_ick;
1996
1997static struct clk_hw_omap mailboxes_ick_hw = {
1998 .hw = {
1999 .clk = &mailboxes_ick,
2000 },
2001 .ops = &clkhwops_iclk_wait,
2002 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2003 .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
2004 .clkdm_name = "core_l4_clkdm",
2005};
2006
2007DEFINE_STRUCT_CLK(mailboxes_ick, aes2_ick_parent_names, aes2_ick_ops);
2008
2009static const struct clksel_rate common_mcbsp_96m_rates[] = {
2010 { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
2011 { .div = 0 }
2012};
2013
2014static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
2015 { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
2016 { .div = 0 }
2017};
2018
2019static const struct clksel mcbsp_15_clksel[] = {
2020 { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
2021 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
2022 { .parent = NULL },
2023};
2024
2025static const char *mcbsp1_fck_parent_names[] = {
2026 "core_96m_fck", "mcbsp_clks",
2027};
2028
2029DEFINE_CLK_OMAP_MUX_GATE(mcbsp1_fck, "core_l4_clkdm", mcbsp_15_clksel,
2030 OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
2031 OMAP2_MCBSP1_CLKS_MASK,
2032 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2033 OMAP3430_EN_MCBSP1_SHIFT, &clkhwops_wait,
2034 mcbsp1_fck_parent_names, clkout2_src_ck_ops);
2035
2036static struct clk mcbsp1_ick;
2037
2038static struct clk_hw_omap mcbsp1_ick_hw = {
2039 .hw = {
2040 .clk = &mcbsp1_ick,
2041 },
2042 .ops = &clkhwops_iclk_wait,
2043 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2044 .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
2045 .clkdm_name = "core_l4_clkdm",
2046};
2047
2048DEFINE_STRUCT_CLK(mcbsp1_ick, aes2_ick_parent_names, aes2_ick_ops);
2049
2050static struct clk per_96m_fck;
2051
2052DEFINE_STRUCT_CLK_HW_OMAP(per_96m_fck, "per_clkdm");
2053DEFINE_STRUCT_CLK(per_96m_fck, cm_96m_fck_parent_names, core_l4_ick_ops);
2054
2055static const struct clksel mcbsp_234_clksel[] = {
2056 { .parent = &per_96m_fck, .rates = common_mcbsp_96m_rates },
2057 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
2058 { .parent = NULL },
2059};
2060
2061static const char *mcbsp2_fck_parent_names[] = {
2062 "per_96m_fck", "mcbsp_clks",
2063};
2064
2065DEFINE_CLK_OMAP_MUX_GATE(mcbsp2_fck, "per_clkdm", mcbsp_234_clksel,
2066 OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
2067 OMAP2_MCBSP2_CLKS_MASK,
2068 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2069 OMAP3430_EN_MCBSP2_SHIFT, &clkhwops_wait,
2070 mcbsp2_fck_parent_names, clkout2_src_ck_ops);
2071
2072static struct clk mcbsp2_ick;
2073
2074static struct clk_hw_omap mcbsp2_ick_hw = {
2075 .hw = {
2076 .clk = &mcbsp2_ick,
2077 },
2078 .ops = &clkhwops_iclk_wait,
2079 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2080 .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
2081 .clkdm_name = "per_clkdm",
2082};
2083
2084DEFINE_STRUCT_CLK(mcbsp2_ick, gpio2_ick_parent_names, aes2_ick_ops);
2085
2086DEFINE_CLK_OMAP_MUX_GATE(mcbsp3_fck, "per_clkdm", mcbsp_234_clksel,
2087 OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2088 OMAP2_MCBSP3_CLKS_MASK,
2089 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2090 OMAP3430_EN_MCBSP3_SHIFT, &clkhwops_wait,
2091 mcbsp2_fck_parent_names, clkout2_src_ck_ops);
2092
2093static struct clk mcbsp3_ick;
2094
2095static struct clk_hw_omap mcbsp3_ick_hw = {
2096 .hw = {
2097 .clk = &mcbsp3_ick,
2098 },
2099 .ops = &clkhwops_iclk_wait,
2100 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2101 .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
2102 .clkdm_name = "per_clkdm",
2103};
2104
2105DEFINE_STRUCT_CLK(mcbsp3_ick, gpio2_ick_parent_names, aes2_ick_ops);
2106
2107DEFINE_CLK_OMAP_MUX_GATE(mcbsp4_fck, "per_clkdm", mcbsp_234_clksel,
2108 OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2109 OMAP2_MCBSP4_CLKS_MASK,
2110 OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2111 OMAP3430_EN_MCBSP4_SHIFT, &clkhwops_wait,
2112 mcbsp2_fck_parent_names, clkout2_src_ck_ops);
2113
2114static struct clk mcbsp4_ick;
2115
2116static struct clk_hw_omap mcbsp4_ick_hw = {
2117 .hw = {
2118 .clk = &mcbsp4_ick,
2119 },
2120 .ops = &clkhwops_iclk_wait,
2121 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2122 .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
2123 .clkdm_name = "per_clkdm",
2124};
2125
2126DEFINE_STRUCT_CLK(mcbsp4_ick, gpio2_ick_parent_names, aes2_ick_ops);
2127
2128DEFINE_CLK_OMAP_MUX_GATE(mcbsp5_fck, "core_l4_clkdm", mcbsp_15_clksel,
2129 OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
2130 OMAP2_MCBSP5_CLKS_MASK,
2131 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2132 OMAP3430_EN_MCBSP5_SHIFT, &clkhwops_wait,
2133 mcbsp1_fck_parent_names, clkout2_src_ck_ops);
2134
2135static struct clk mcbsp5_ick;
2136
2137static struct clk_hw_omap mcbsp5_ick_hw = {
2138 .hw = {
2139 .clk = &mcbsp5_ick,
2140 },
2141 .ops = &clkhwops_iclk_wait,
2142 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2143 .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
2144 .clkdm_name = "core_l4_clkdm",
2145};
2146
2147DEFINE_STRUCT_CLK(mcbsp5_ick, aes2_ick_parent_names, aes2_ick_ops);
2148
2149static struct clk mcspi1_fck;
2150
2151static struct clk_hw_omap mcspi1_fck_hw = {
2152 .hw = {
2153 .clk = &mcspi1_fck,
2154 },
2155 .ops = &clkhwops_wait,
2156 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2157 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
2158 .clkdm_name = "core_l4_clkdm",
2159};
2160
2161DEFINE_STRUCT_CLK(mcspi1_fck, fshostusb_fck_parent_names, aes2_ick_ops);
2162
2163static struct clk mcspi1_ick;
2164
2165static struct clk_hw_omap mcspi1_ick_hw = {
2166 .hw = {
2167 .clk = &mcspi1_ick,
2168 },
2169 .ops = &clkhwops_iclk_wait,
2170 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2171 .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
2172 .clkdm_name = "core_l4_clkdm",
2173};
2174
2175DEFINE_STRUCT_CLK(mcspi1_ick, aes2_ick_parent_names, aes2_ick_ops);
2176
2177static struct clk mcspi2_fck;
2178
2179static struct clk_hw_omap mcspi2_fck_hw = {
2180 .hw = {
2181 .clk = &mcspi2_fck,
2182 },
2183 .ops = &clkhwops_wait,
2184 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2185 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
2186 .clkdm_name = "core_l4_clkdm",
2187};
2188
2189DEFINE_STRUCT_CLK(mcspi2_fck, fshostusb_fck_parent_names, aes2_ick_ops);
2190
2191static struct clk mcspi2_ick;
2192
2193static struct clk_hw_omap mcspi2_ick_hw = {
2194 .hw = {
2195 .clk = &mcspi2_ick,
2196 },
2197 .ops = &clkhwops_iclk_wait,
2198 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2199 .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
2200 .clkdm_name = "core_l4_clkdm",
2201};
2202
2203DEFINE_STRUCT_CLK(mcspi2_ick, aes2_ick_parent_names, aes2_ick_ops);
2204
2205static struct clk mcspi3_fck;
2206
2207static struct clk_hw_omap mcspi3_fck_hw = {
2208 .hw = {
2209 .clk = &mcspi3_fck,
2210 },
2211 .ops = &clkhwops_wait,
2212 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2213 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
2214 .clkdm_name = "core_l4_clkdm",
2215};
2216
2217DEFINE_STRUCT_CLK(mcspi3_fck, fshostusb_fck_parent_names, aes2_ick_ops);
2218
2219static struct clk mcspi3_ick;
2220
2221static struct clk_hw_omap mcspi3_ick_hw = {
2222 .hw = {
2223 .clk = &mcspi3_ick,
2224 },
2225 .ops = &clkhwops_iclk_wait,
2226 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2227 .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
2228 .clkdm_name = "core_l4_clkdm",
2229};
2230
2231DEFINE_STRUCT_CLK(mcspi3_ick, aes2_ick_parent_names, aes2_ick_ops);
2232
2233static struct clk mcspi4_fck;
2234
2235static struct clk_hw_omap mcspi4_fck_hw = {
2236 .hw = {
2237 .clk = &mcspi4_fck,
2238 },
2239 .ops = &clkhwops_wait,
2240 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2241 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
2242 .clkdm_name = "core_l4_clkdm",
2243};
2244
2245DEFINE_STRUCT_CLK(mcspi4_fck, fshostusb_fck_parent_names, aes2_ick_ops);
2246
2247static struct clk mcspi4_ick;
2248
2249static struct clk_hw_omap mcspi4_ick_hw = {
2250 .hw = {
2251 .clk = &mcspi4_ick,
2252 },
2253 .ops = &clkhwops_iclk_wait,
2254 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2255 .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
2256 .clkdm_name = "core_l4_clkdm",
2257};
2258
2259DEFINE_STRUCT_CLK(mcspi4_ick, aes2_ick_parent_names, aes2_ick_ops);
2260
2261static struct clk mmchs1_fck;
2262
2263static struct clk_hw_omap mmchs1_fck_hw = {
2264 .hw = {
2265 .clk = &mmchs1_fck,
2266 },
2267 .ops = &clkhwops_wait,
2268 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2269 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
2270 .clkdm_name = "core_l4_clkdm",
2271};
2272
2273DEFINE_STRUCT_CLK(mmchs1_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
2274
2275static struct clk mmchs1_ick;
2276
2277static struct clk_hw_omap mmchs1_ick_hw = {
2278 .hw = {
2279 .clk = &mmchs1_ick,
2280 },
2281 .ops = &clkhwops_iclk_wait,
2282 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2283 .enable_bit = OMAP3430_EN_MMC1_SHIFT,
2284 .clkdm_name = "core_l4_clkdm",
2285};
2286
2287DEFINE_STRUCT_CLK(mmchs1_ick, aes2_ick_parent_names, aes2_ick_ops);
2288
2289static struct clk mmchs2_fck;
2290
2291static struct clk_hw_omap mmchs2_fck_hw = {
2292 .hw = {
2293 .clk = &mmchs2_fck,
2294 },
2295 .ops = &clkhwops_wait,
2296 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2297 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
2298 .clkdm_name = "core_l4_clkdm",
2299};
2300
2301DEFINE_STRUCT_CLK(mmchs2_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
2302
2303static struct clk mmchs2_ick;
2304
2305static struct clk_hw_omap mmchs2_ick_hw = {
2306 .hw = {
2307 .clk = &mmchs2_ick,
2308 },
2309 .ops = &clkhwops_iclk_wait,
2310 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2311 .enable_bit = OMAP3430_EN_MMC2_SHIFT,
2312 .clkdm_name = "core_l4_clkdm",
2313};
2314
2315DEFINE_STRUCT_CLK(mmchs2_ick, aes2_ick_parent_names, aes2_ick_ops);
2316
2317static struct clk mmchs3_fck;
2318
2319static struct clk_hw_omap mmchs3_fck_hw = {
2320 .hw = {
2321 .clk = &mmchs3_fck,
2322 },
2323 .ops = &clkhwops_wait,
2324 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2325 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
2326 .clkdm_name = "core_l4_clkdm",
2327};
2328
2329DEFINE_STRUCT_CLK(mmchs3_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
2330
2331static struct clk mmchs3_ick;
2332
2333static struct clk_hw_omap mmchs3_ick_hw = {
2334 .hw = {
2335 .clk = &mmchs3_ick,
2336 },
2337 .ops = &clkhwops_iclk_wait,
2338 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2339 .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
2340 .clkdm_name = "core_l4_clkdm",
2341};
2342
2343DEFINE_STRUCT_CLK(mmchs3_ick, aes2_ick_parent_names, aes2_ick_ops);
2344
2345static struct clk modem_fck;
2346
2347static struct clk_hw_omap modem_fck_hw = {
2348 .hw = {
2349 .clk = &modem_fck,
2350 },
2351 .ops = &clkhwops_iclk_wait,
2352 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2353 .enable_bit = OMAP3430_EN_MODEM_SHIFT,
2354 .clkdm_name = "d2d_clkdm",
2355};
2356
2357DEFINE_STRUCT_CLK(modem_fck, dpll3_ck_parent_names, aes2_ick_ops);
2358
2359static struct clk mspro_fck;
2360
2361static struct clk_hw_omap mspro_fck_hw = {
2362 .hw = {
2363 .clk = &mspro_fck,
2364 },
2365 .ops = &clkhwops_wait,
2366 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2367 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
2368 .clkdm_name = "core_l4_clkdm",
2369};
2370
2371DEFINE_STRUCT_CLK(mspro_fck, csi2_96m_fck_parent_names, aes2_ick_ops);
2372
2373static struct clk mspro_ick;
2374
2375static struct clk_hw_omap mspro_ick_hw = {
2376 .hw = {
2377 .clk = &mspro_ick,
2378 },
2379 .ops = &clkhwops_iclk_wait,
2380 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2381 .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
2382 .clkdm_name = "core_l4_clkdm",
2383};
2384
2385DEFINE_STRUCT_CLK(mspro_ick, aes2_ick_parent_names, aes2_ick_ops);
2386
2387static struct clk omap_192m_alwon_fck;
2388
2389DEFINE_STRUCT_CLK_HW_OMAP(omap_192m_alwon_fck, NULL);
2390DEFINE_STRUCT_CLK(omap_192m_alwon_fck, omap_96m_alwon_fck_parent_names,
2391 core_ck_ops);
2392
2393static struct clk omap_32ksync_ick;
2394
2395static struct clk_hw_omap omap_32ksync_ick_hw = {
2396 .hw = {
2397 .clk = &omap_32ksync_ick,
2398 },
2399 .ops = &clkhwops_iclk_wait,
2400 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
2401 .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
2402 .clkdm_name = "wkup_clkdm",
2403};
2404
2405DEFINE_STRUCT_CLK(omap_32ksync_ick, gpio1_ick_parent_names, aes2_ick_ops);
2406
2407static const struct clksel_rate omap_96m_alwon_fck_rates[] = {
2408 { .div = 1, .val = 1, .flags = RATE_IN_36XX },
2409 { .div = 2, .val = 2, .flags = RATE_IN_36XX },
2410 { .div = 0 }
2411};
2412
2413static const struct clksel omap_96m_alwon_fck_clksel[] = {
2414 { .parent = &omap_192m_alwon_fck, .rates = omap_96m_alwon_fck_rates },
2415 { .parent = NULL }
2416};
2417
2418static struct clk omap_96m_alwon_fck_3630;
2419
2420static const char *omap_96m_alwon_fck_3630_parent_names[] = {
2421 "omap_192m_alwon_fck",
2422};
2423
2424static const struct clk_ops omap_96m_alwon_fck_3630_ops = {
2425 .set_rate = &omap2_clksel_set_rate,
2426 .recalc_rate = &omap2_clksel_recalc,
2427 .round_rate = &omap2_clksel_round_rate,
2428};
2429
2430static struct clk_hw_omap omap_96m_alwon_fck_3630_hw = {
2431 .hw = {
2432 .clk = &omap_96m_alwon_fck_3630,
2433 },
2434 .clksel = omap_96m_alwon_fck_clksel,
2435 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
2436 .clksel_mask = OMAP3630_CLKSEL_96M_MASK,
2437};
2438
2439static struct clk omap_96m_alwon_fck_3630 = {
2440 .name = "omap_96m_alwon_fck",
2441 .hw = &omap_96m_alwon_fck_3630_hw.hw,
2442 .parent_names = omap_96m_alwon_fck_3630_parent_names,
2443 .num_parents = ARRAY_SIZE(omap_96m_alwon_fck_3630_parent_names),
2444 .ops = &omap_96m_alwon_fck_3630_ops,
2445};
2446
2447static struct clk omapctrl_ick;
2448
2449static struct clk_hw_omap omapctrl_ick_hw = {
2450 .hw = {
2451 .clk = &omapctrl_ick,
2452 },
2453 .ops = &clkhwops_iclk_wait,
2454 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2455 .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
2456 .flags = ENABLE_ON_INIT,
2457 .clkdm_name = "core_l4_clkdm",
2458};
2459
2460DEFINE_STRUCT_CLK(omapctrl_ick, aes2_ick_parent_names, aes2_ick_ops);
2461
2462DEFINE_CLK_DIVIDER(pclk_fck, "emu_src_ck", &emu_src_ck, 0x0,
2463 OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2464 OMAP3430_CLKSEL_PCLK_SHIFT, OMAP3430_CLKSEL_PCLK_WIDTH,
2465 CLK_DIVIDER_ONE_BASED, NULL);
2466
2467DEFINE_CLK_DIVIDER(pclkx2_fck, "emu_src_ck", &emu_src_ck, 0x0,
2468 OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2469 OMAP3430_CLKSEL_PCLKX2_SHIFT, OMAP3430_CLKSEL_PCLKX2_WIDTH,
2470 CLK_DIVIDER_ONE_BASED, NULL);
2471
2472static struct clk per_48m_fck;
2473
2474DEFINE_STRUCT_CLK_HW_OMAP(per_48m_fck, "per_clkdm");
2475DEFINE_STRUCT_CLK(per_48m_fck, core_48m_fck_parent_names, core_l4_ick_ops);
2476
2477static struct clk security_l3_ick;
2478
2479DEFINE_STRUCT_CLK_HW_OMAP(security_l3_ick, NULL);
2480DEFINE_STRUCT_CLK(security_l3_ick, core_l3_ick_parent_names, core_ck_ops);
2481
2482static struct clk pka_ick;
2483
2484static const char *pka_ick_parent_names[] = {
2485 "security_l3_ick",
2486};
2487
2488static struct clk_hw_omap pka_ick_hw = {
2489 .hw = {
2490 .clk = &pka_ick,
2491 },
2492 .ops = &clkhwops_iclk_wait,
2493 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2494 .enable_bit = OMAP3430_EN_PKA_SHIFT,
2495};
2496
2497DEFINE_STRUCT_CLK(pka_ick, pka_ick_parent_names, aes1_ick_ops);
2498
2499DEFINE_CLK_DIVIDER(rm_ick, "l4_ick", &l4_ick, 0x0,
2500 OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
2501 OMAP3430_CLKSEL_RM_SHIFT, OMAP3430_CLKSEL_RM_WIDTH,
2502 CLK_DIVIDER_ONE_BASED, NULL);
2503
2504static struct clk rng_ick;
2505
2506static struct clk_hw_omap rng_ick_hw = {
2507 .hw = {
2508 .clk = &rng_ick,
2509 },
2510 .ops = &clkhwops_iclk_wait,
2511 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2512 .enable_bit = OMAP3430_EN_RNG_SHIFT,
2513};
2514
2515DEFINE_STRUCT_CLK(rng_ick, aes1_ick_parent_names, aes1_ick_ops);
2516
2517static struct clk sad2d_ick;
2518
2519static struct clk_hw_omap sad2d_ick_hw = {
2520 .hw = {
2521 .clk = &sad2d_ick,
2522 },
2523 .ops = &clkhwops_iclk_wait,
2524 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2525 .enable_bit = OMAP3430_EN_SAD2D_SHIFT,
2526 .clkdm_name = "d2d_clkdm",
2527};
2528
2529DEFINE_STRUCT_CLK(sad2d_ick, core_l3_ick_parent_names, aes2_ick_ops);
2530
2531static struct clk sdrc_ick;
2532
2533static struct clk_hw_omap sdrc_ick_hw = {
2534 .hw = {
2535 .clk = &sdrc_ick,
2536 },
2537 .ops = &clkhwops_wait,
2538 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2539 .enable_bit = OMAP3430_EN_SDRC_SHIFT,
2540 .flags = ENABLE_ON_INIT,
2541 .clkdm_name = "core_l3_clkdm",
2542};
2543
2544DEFINE_STRUCT_CLK(sdrc_ick, ipss_ick_parent_names, aes2_ick_ops);
2545
2546static const struct clksel_rate sgx_core_rates[] = {
2547 { .div = 2, .val = 5, .flags = RATE_IN_36XX },
2548 { .div = 3, .val = 0, .flags = RATE_IN_3XXX },
2549 { .div = 4, .val = 1, .flags = RATE_IN_3XXX },
2550 { .div = 6, .val = 2, .flags = RATE_IN_3XXX },
2551 { .div = 0 }
2552};
2553
2554static const struct clksel_rate sgx_96m_rates[] = {
2555 { .div = 1, .val = 3, .flags = RATE_IN_3XXX },
2556 { .div = 0 }
2557};
2558
2559static const struct clksel_rate sgx_192m_rates[] = {
2560 { .div = 1, .val = 4, .flags = RATE_IN_36XX },
2561 { .div = 0 }
2562};
2563
2564static const struct clksel_rate sgx_corex2_rates[] = {
2565 { .div = 3, .val = 6, .flags = RATE_IN_36XX },
2566 { .div = 5, .val = 7, .flags = RATE_IN_36XX },
2567 { .div = 0 }
2568};
2569
2570static const struct clksel sgx_clksel[] = {
2571 { .parent = &core_ck, .rates = sgx_core_rates },
2572 { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
2573 { .parent = &omap_192m_alwon_fck, .rates = sgx_192m_rates },
2574 { .parent = &corex2_fck, .rates = sgx_corex2_rates },
2575 { .parent = NULL },
2576};
2577
2578static const char *sgx_fck_parent_names[] = {
2579 "core_ck", "cm_96m_fck", "omap_192m_alwon_fck", "corex2_fck",
2580};
2581
2582static struct clk sgx_fck;
2583
2584static const struct clk_ops sgx_fck_ops = {
2585 .init = &omap2_init_clk_clkdm,
2586 .enable = &omap2_dflt_clk_enable,
2587 .disable = &omap2_dflt_clk_disable,
2588 .is_enabled = &omap2_dflt_clk_is_enabled,
2589 .recalc_rate = &omap2_clksel_recalc,
2590 .set_rate = &omap2_clksel_set_rate,
2591 .round_rate = &omap2_clksel_round_rate,
2592 .get_parent = &omap2_clksel_find_parent_index,
2593 .set_parent = &omap2_clksel_set_parent,
2594};
2595
2596DEFINE_CLK_OMAP_MUX_GATE(sgx_fck, "sgx_clkdm", sgx_clksel,
2597 OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
2598 OMAP3430ES2_CLKSEL_SGX_MASK,
2599 OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
2600 OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,
2601 &clkhwops_wait, sgx_fck_parent_names, sgx_fck_ops);
2602
2603static struct clk sgx_ick;
2604
2605static struct clk_hw_omap sgx_ick_hw = {
2606 .hw = {
2607 .clk = &sgx_ick,
2608 },
2609 .ops = &clkhwops_wait,
2610 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
2611 .enable_bit = OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,
2612 .clkdm_name = "sgx_clkdm",
2613};
2614
2615DEFINE_STRUCT_CLK(sgx_ick, core_l3_ick_parent_names, aes2_ick_ops);
2616
2617static struct clk sha11_ick;
2618
2619static struct clk_hw_omap sha11_ick_hw = {
2620 .hw = {
2621 .clk = &sha11_ick,
2622 },
2623 .ops = &clkhwops_iclk_wait,
2624 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
2625 .enable_bit = OMAP3430_EN_SHA11_SHIFT,
2626};
2627
2628DEFINE_STRUCT_CLK(sha11_ick, aes1_ick_parent_names, aes1_ick_ops);
2629
2630static struct clk sha12_ick;
2631
2632static struct clk_hw_omap sha12_ick_hw = {
2633 .hw = {
2634 .clk = &sha12_ick,
2635 },
2636 .ops = &clkhwops_iclk_wait,
2637 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2638 .enable_bit = OMAP3430_EN_SHA12_SHIFT,
2639 .clkdm_name = "core_l4_clkdm",
2640};
2641
2642DEFINE_STRUCT_CLK(sha12_ick, aes2_ick_parent_names, aes2_ick_ops);
2643
2644static struct clk sr1_fck;
2645
2646static struct clk_hw_omap sr1_fck_hw = {
2647 .hw = {
2648 .clk = &sr1_fck,
2649 },
2650 .ops = &clkhwops_wait,
2651 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2652 .enable_bit = OMAP3430_EN_SR1_SHIFT,
2653 .clkdm_name = "wkup_clkdm",
2654};
2655
2656DEFINE_STRUCT_CLK(sr1_fck, dpll3_ck_parent_names, aes2_ick_ops);
2657
2658static struct clk sr2_fck;
2659
2660static struct clk_hw_omap sr2_fck_hw = {
2661 .hw = {
2662 .clk = &sr2_fck,
2663 },
2664 .ops = &clkhwops_wait,
2665 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
2666 .enable_bit = OMAP3430_EN_SR2_SHIFT,
2667 .clkdm_name = "wkup_clkdm",
2668};
2669
2670DEFINE_STRUCT_CLK(sr2_fck, dpll3_ck_parent_names, aes2_ick_ops);
2671
2672static struct clk sr_l4_ick;
2673
2674DEFINE_STRUCT_CLK_HW_OMAP(sr_l4_ick, "core_l4_clkdm");
2675DEFINE_STRUCT_CLK(sr_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);
2676
2677static struct clk ssi_l4_ick;
2678
2679DEFINE_STRUCT_CLK_HW_OMAP(ssi_l4_ick, "core_l4_clkdm");
2680DEFINE_STRUCT_CLK(ssi_l4_ick, security_l4_ick2_parent_names, core_l4_ick_ops);
2681
2682static struct clk ssi_ick_3430es1;
2683
2684static const char *ssi_ick_3430es1_parent_names[] = {
2685 "ssi_l4_ick",
2686};
2687
2688static struct clk_hw_omap ssi_ick_3430es1_hw = {
2689 .hw = {
2690 .clk = &ssi_ick_3430es1,
2691 },
2692 .ops = &clkhwops_iclk,
2693 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2694 .enable_bit = OMAP3430_EN_SSI_SHIFT,
2695 .clkdm_name = "core_l4_clkdm",
2696};
2697
2698DEFINE_STRUCT_CLK(ssi_ick_3430es1, ssi_ick_3430es1_parent_names, aes2_ick_ops);
2699
2700static struct clk ssi_ick_3430es2;
2701
2702static struct clk_hw_omap ssi_ick_3430es2_hw = {
2703 .hw = {
2704 .clk = &ssi_ick_3430es2,
2705 },
2706 .ops = &clkhwops_omap3430es2_iclk_ssi_wait,
2707 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2708 .enable_bit = OMAP3430_EN_SSI_SHIFT,
2709 .clkdm_name = "core_l4_clkdm",
2710};
2711
2712DEFINE_STRUCT_CLK(ssi_ick_3430es2, ssi_ick_3430es1_parent_names, aes2_ick_ops);
2713
2714static const struct clksel_rate ssi_ssr_corex2_rates[] = {
2715 { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
2716 { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
2717 { .div = 3, .val = 3, .flags = RATE_IN_3XXX },
2718 { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
2719 { .div = 6, .val = 6, .flags = RATE_IN_3XXX },
2720 { .div = 8, .val = 8, .flags = RATE_IN_3XXX },
2721 { .div = 0 }
2722};
2723
2724static const struct clksel ssi_ssr_clksel[] = {
2725 { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
2726 { .parent = NULL },
2727};
2728
2729static const char *ssi_ssr_fck_3430es1_parent_names[] = {
2730 "corex2_fck",
2731};
2732
2733static const struct clk_ops ssi_ssr_fck_3430es1_ops = {
2734 .init = &omap2_init_clk_clkdm,
2735 .enable = &omap2_dflt_clk_enable,
2736 .disable = &omap2_dflt_clk_disable,
2737 .is_enabled = &omap2_dflt_clk_is_enabled,
2738 .recalc_rate = &omap2_clksel_recalc,
2739 .set_rate = &omap2_clksel_set_rate,
2740 .round_rate = &omap2_clksel_round_rate,
2741};
2742
2743DEFINE_CLK_OMAP_MUX_GATE(ssi_ssr_fck_3430es1, "core_l4_clkdm",
2744 ssi_ssr_clksel, OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
2745 OMAP3430_CLKSEL_SSI_MASK,
2746 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2747 OMAP3430_EN_SSI_SHIFT,
2748 NULL, ssi_ssr_fck_3430es1_parent_names,
2749 ssi_ssr_fck_3430es1_ops);
2750
2751DEFINE_CLK_OMAP_MUX_GATE(ssi_ssr_fck_3430es2, "core_l4_clkdm",
2752 ssi_ssr_clksel, OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
2753 OMAP3430_CLKSEL_SSI_MASK,
2754 OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2755 OMAP3430_EN_SSI_SHIFT,
2756 NULL, ssi_ssr_fck_3430es1_parent_names,
2757 ssi_ssr_fck_3430es1_ops);
2758
2759DEFINE_CLK_FIXED_FACTOR(ssi_sst_fck_3430es1, "ssi_ssr_fck_3430es1",
2760 &ssi_ssr_fck_3430es1, 0x0, 1, 2);
2761
2762DEFINE_CLK_FIXED_FACTOR(ssi_sst_fck_3430es2, "ssi_ssr_fck_3430es2",
2763 &ssi_ssr_fck_3430es2, 0x0, 1, 2);
2764
2765static struct clk sys_clkout1;
2766
2767static const char *sys_clkout1_parent_names[] = {
2768 "osc_sys_ck",
2769};
2770
2771static struct clk_hw_omap sys_clkout1_hw = {
2772 .hw = {
2773 .clk = &sys_clkout1,
2774 },
2775 .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
2776 .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
2777};
2778
2779DEFINE_STRUCT_CLK(sys_clkout1, sys_clkout1_parent_names, aes1_ick_ops);
2780
2781DEFINE_CLK_DIVIDER(sys_clkout2, "clkout2_src_ck", &clkout2_src_ck, 0x0,
2782 OMAP3430_CM_CLKOUT_CTRL, OMAP3430_CLKOUT2_DIV_SHIFT,
2783 OMAP3430_CLKOUT2_DIV_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
2784
2785DEFINE_CLK_MUX(traceclk_src_fck, emu_src_ck_parent_names, NULL, 0x0,
2786 OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2787 OMAP3430_TRACE_MUX_CTRL_SHIFT, OMAP3430_TRACE_MUX_CTRL_WIDTH,
2788 0x0, NULL);
2789
2790DEFINE_CLK_DIVIDER(traceclk_fck, "traceclk_src_fck", &traceclk_src_fck, 0x0,
2791 OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
2792 OMAP3430_CLKSEL_TRACECLK_SHIFT,
2793 OMAP3430_CLKSEL_TRACECLK_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
2794
2795static struct clk ts_fck;
2796
2797static struct clk_hw_omap ts_fck_hw = {
2798 .hw = {
2799 .clk = &ts_fck,
2800 },
2801 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
2802 .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
2803 .clkdm_name = "core_l4_clkdm",
2804};
2805
2806DEFINE_STRUCT_CLK(ts_fck, wkup_32k_fck_parent_names, aes2_ick_ops);
2807
2808static struct clk uart1_fck;
2809
2810static struct clk_hw_omap uart1_fck_hw = {
2811 .hw = {
2812 .clk = &uart1_fck,
2813 },
2814 .ops = &clkhwops_wait,
2815 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2816 .enable_bit = OMAP3430_EN_UART1_SHIFT,
2817 .clkdm_name = "core_l4_clkdm",
2818};
2819
2820DEFINE_STRUCT_CLK(uart1_fck, fshostusb_fck_parent_names, aes2_ick_ops);
2821
2822static struct clk uart1_ick;
2823
2824static struct clk_hw_omap uart1_ick_hw = {
2825 .hw = {
2826 .clk = &uart1_ick,
2827 },
2828 .ops = &clkhwops_iclk_wait,
2829 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2830 .enable_bit = OMAP3430_EN_UART1_SHIFT,
2831 .clkdm_name = "core_l4_clkdm",
2832};
2833
2834DEFINE_STRUCT_CLK(uart1_ick, aes2_ick_parent_names, aes2_ick_ops);
2835
2836static struct clk uart2_fck;
2837
2838static struct clk_hw_omap uart2_fck_hw = {
2839 .hw = {
2840 .clk = &uart2_fck,
2841 },
2842 .ops = &clkhwops_wait,
2843 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2844 .enable_bit = OMAP3430_EN_UART2_SHIFT,
2845 .clkdm_name = "core_l4_clkdm",
2846};
2847
2848DEFINE_STRUCT_CLK(uart2_fck, fshostusb_fck_parent_names, aes2_ick_ops);
2849
2850static struct clk uart2_ick;
2851
2852static struct clk_hw_omap uart2_ick_hw = {
2853 .hw = {
2854 .clk = &uart2_ick,
2855 },
2856 .ops = &clkhwops_iclk_wait,
2857 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2858 .enable_bit = OMAP3430_EN_UART2_SHIFT,
2859 .clkdm_name = "core_l4_clkdm",
2860};
2861
2862DEFINE_STRUCT_CLK(uart2_ick, aes2_ick_parent_names, aes2_ick_ops);
2863
2864static struct clk uart3_fck;
2865
2866static const char *uart3_fck_parent_names[] = {
2867 "per_48m_fck",
2868};
2869
2870static struct clk_hw_omap uart3_fck_hw = {
2871 .hw = {
2872 .clk = &uart3_fck,
2873 },
2874 .ops = &clkhwops_wait,
2875 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2876 .enable_bit = OMAP3430_EN_UART3_SHIFT,
2877 .clkdm_name = "per_clkdm",
2878};
2879
2880DEFINE_STRUCT_CLK(uart3_fck, uart3_fck_parent_names, aes2_ick_ops);
2881
2882static struct clk uart3_ick;
2883
2884static struct clk_hw_omap uart3_ick_hw = {
2885 .hw = {
2886 .clk = &uart3_ick,
2887 },
2888 .ops = &clkhwops_iclk_wait,
2889 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2890 .enable_bit = OMAP3430_EN_UART3_SHIFT,
2891 .clkdm_name = "per_clkdm",
2892};
2893
2894DEFINE_STRUCT_CLK(uart3_ick, gpio2_ick_parent_names, aes2_ick_ops);
2895
2896static struct clk uart4_fck;
2897
2898static struct clk_hw_omap uart4_fck_hw = {
2899 .hw = {
2900 .clk = &uart4_fck,
2901 },
2902 .ops = &clkhwops_wait,
2903 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
2904 .enable_bit = OMAP3630_EN_UART4_SHIFT,
2905 .clkdm_name = "per_clkdm",
2906};
2907
2908DEFINE_STRUCT_CLK(uart4_fck, uart3_fck_parent_names, aes2_ick_ops);
2909
2910static struct clk uart4_fck_am35xx;
2911
2912static struct clk_hw_omap uart4_fck_am35xx_hw = {
2913 .hw = {
2914 .clk = &uart4_fck_am35xx,
2915 },
2916 .ops = &clkhwops_wait,
2917 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
2918 .enable_bit = AM35XX_EN_UART4_SHIFT,
2919 .clkdm_name = "core_l4_clkdm",
2920};
2921
2922DEFINE_STRUCT_CLK(uart4_fck_am35xx, fshostusb_fck_parent_names, aes2_ick_ops);
2923
2924static struct clk uart4_ick;
2925
2926static struct clk_hw_omap uart4_ick_hw = {
2927 .hw = {
2928 .clk = &uart4_ick,
2929 },
2930 .ops = &clkhwops_iclk_wait,
2931 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
2932 .enable_bit = OMAP3630_EN_UART4_SHIFT,
2933 .clkdm_name = "per_clkdm",
2934};
2935
2936DEFINE_STRUCT_CLK(uart4_ick, gpio2_ick_parent_names, aes2_ick_ops);
2937
2938static struct clk uart4_ick_am35xx;
2939
2940static struct clk_hw_omap uart4_ick_am35xx_hw = {
2941 .hw = {
2942 .clk = &uart4_ick_am35xx,
2943 },
2944 .ops = &clkhwops_iclk_wait,
2945 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2946 .enable_bit = AM35XX_EN_UART4_SHIFT,
2947 .clkdm_name = "core_l4_clkdm",
2948};
2949
2950DEFINE_STRUCT_CLK(uart4_ick_am35xx, aes2_ick_parent_names, aes2_ick_ops);
2951
2952static const struct clksel_rate div2_rates[] = {
2953 { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
2954 { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
2955 { .div = 0 }
2956};
2957
2958static const struct clksel usb_l4_clksel[] = {
2959 { .parent = &l4_ick, .rates = div2_rates },
2960 { .parent = NULL },
2961};
2962
2963static const char *usb_l4_ick_parent_names[] = {
2964 "l4_ick",
2965};
2966
2967DEFINE_CLK_OMAP_MUX_GATE(usb_l4_ick, "core_l4_clkdm", usb_l4_clksel,
2968 OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
2969 OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
2970 OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
2971 OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
2972 &clkhwops_iclk_wait, usb_l4_ick_parent_names,
2973 ssi_ssr_fck_3430es1_ops);
2974
2975static struct clk usbhost_120m_fck;
2976
2977static const char *usbhost_120m_fck_parent_names[] = {
2978 "dpll5_m2_ck",
2979};
2980
2981static struct clk_hw_omap usbhost_120m_fck_hw = {
2982 .hw = {
2983 .clk = &usbhost_120m_fck,
2984 },
2985 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
2986 .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
2987 .clkdm_name = "usbhost_clkdm",
2988};
2989
2990DEFINE_STRUCT_CLK(usbhost_120m_fck, usbhost_120m_fck_parent_names,
2991 aes2_ick_ops);
2992
2993static struct clk usbhost_48m_fck;
2994
2995static struct clk_hw_omap usbhost_48m_fck_hw = {
2996 .hw = {
2997 .clk = &usbhost_48m_fck,
2998 },
2999 .ops = &clkhwops_omap3430es2_dss_usbhost_wait,
3000 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
3001 .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
3002 .clkdm_name = "usbhost_clkdm",
3003};
3004
3005DEFINE_STRUCT_CLK(usbhost_48m_fck, core_48m_fck_parent_names, aes2_ick_ops);
3006
3007static struct clk usbhost_ick;
3008
3009static struct clk_hw_omap usbhost_ick_hw = {
3010 .hw = {
3011 .clk = &usbhost_ick,
3012 },
3013 .ops = &clkhwops_omap3430es2_iclk_dss_usbhost_wait,
3014 .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
3015 .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
3016 .clkdm_name = "usbhost_clkdm",
3017};
3018
3019DEFINE_STRUCT_CLK(usbhost_ick, security_l4_ick2_parent_names, aes2_ick_ops);
3020
3021static struct clk usbtll_fck;
3022
3023static struct clk_hw_omap usbtll_fck_hw = {
3024 .hw = {
3025 .clk = &usbtll_fck,
3026 },
3027 .ops = &clkhwops_wait,
3028 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
3029 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
3030 .clkdm_name = "core_l4_clkdm",
3031};
3032
3033DEFINE_STRUCT_CLK(usbtll_fck, usbhost_120m_fck_parent_names, aes2_ick_ops);
3034
3035static struct clk usbtll_ick;
3036
3037static struct clk_hw_omap usbtll_ick_hw = {
3038 .hw = {
3039 .clk = &usbtll_ick,
3040 },
3041 .ops = &clkhwops_iclk_wait,
3042 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
3043 .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
3044 .clkdm_name = "core_l4_clkdm",
3045};
3046
3047DEFINE_STRUCT_CLK(usbtll_ick, aes2_ick_parent_names, aes2_ick_ops);
3048
3049static const struct clksel_rate usim_96m_rates[] = {
3050 { .div = 2, .val = 3, .flags = RATE_IN_3XXX },
3051 { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
3052 { .div = 8, .val = 5, .flags = RATE_IN_3XXX },
3053 { .div = 10, .val = 6, .flags = RATE_IN_3XXX },
3054 { .div = 0 }
3055};
3056
3057static const struct clksel_rate usim_120m_rates[] = {
3058 { .div = 4, .val = 7, .flags = RATE_IN_3XXX },
3059 { .div = 8, .val = 8, .flags = RATE_IN_3XXX },
3060 { .div = 16, .val = 9, .flags = RATE_IN_3XXX },
3061 { .div = 20, .val = 10, .flags = RATE_IN_3XXX },
3062 { .div = 0 }
3063};
3064
3065static const struct clksel usim_clksel[] = {
3066 { .parent = &omap_96m_fck, .rates = usim_96m_rates },
3067 { .parent = &dpll5_m2_ck, .rates = usim_120m_rates },
3068 { .parent = &sys_ck, .rates = div2_rates },
3069 { .parent = NULL },
3070};
3071
3072static const char *usim_fck_parent_names[] = {
3073 "omap_96m_fck", "dpll5_m2_ck", "sys_ck",
3074};
3075
3076static struct clk usim_fck;
3077
3078static const struct clk_ops usim_fck_ops = {
3079 .enable = &omap2_dflt_clk_enable,
3080 .disable = &omap2_dflt_clk_disable,
3081 .is_enabled = &omap2_dflt_clk_is_enabled,
3082 .recalc_rate = &omap2_clksel_recalc,
3083 .get_parent = &omap2_clksel_find_parent_index,
3084 .set_parent = &omap2_clksel_set_parent,
3085};
3086
3087DEFINE_CLK_OMAP_MUX_GATE(usim_fck, NULL, usim_clksel,
3088 OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
3089 OMAP3430ES2_CLKSEL_USIMOCP_MASK,
3090 OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
3091 OMAP3430ES2_EN_USIMOCP_SHIFT, &clkhwops_wait,
3092 usim_fck_parent_names, usim_fck_ops);
3093
3094static struct clk usim_ick;
3095
3096static struct clk_hw_omap usim_ick_hw = {
3097 .hw = {
3098 .clk = &usim_ick,
3099 },
3100 .ops = &clkhwops_iclk_wait,
3101 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
3102 .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
3103 .clkdm_name = "wkup_clkdm",
3104};
3105
3106DEFINE_STRUCT_CLK(usim_ick, gpio1_ick_parent_names, aes2_ick_ops);
3107
3108static struct clk vpfe_fck;
3109
3110static const char *vpfe_fck_parent_names[] = {
3111 "pclk_ck",
3112};
3113
3114static struct clk_hw_omap vpfe_fck_hw = {
3115 .hw = {
3116 .clk = &vpfe_fck,
3117 },
3118 .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
3119 .enable_bit = AM35XX_VPFE_FCLK_SHIFT,
3120};
3121
3122DEFINE_STRUCT_CLK(vpfe_fck, vpfe_fck_parent_names, aes1_ick_ops);
3123
3124static struct clk vpfe_ick;
3125
3126static struct clk_hw_omap vpfe_ick_hw = {
3127 .hw = {
3128 .clk = &vpfe_ick,
3129 },
3130 .ops = &clkhwops_am35xx_ipss_module_wait,
3131 .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
3132 .enable_bit = AM35XX_VPFE_VBUSP_CLK_SHIFT,
3133 .clkdm_name = "core_l3_clkdm",
3134};
3135
3136DEFINE_STRUCT_CLK(vpfe_ick, emac_ick_parent_names, aes2_ick_ops);
3137
3138static struct clk wdt1_fck;
3139
3140DEFINE_STRUCT_CLK_HW_OMAP(wdt1_fck, "wkup_clkdm");
3141DEFINE_STRUCT_CLK(wdt1_fck, gpt12_fck_parent_names, core_l4_ick_ops);
3142
3143static struct clk wdt1_ick;
3144
3145static struct clk_hw_omap wdt1_ick_hw = {
3146 .hw = {
3147 .clk = &wdt1_ick,
3148 },
3149 .ops = &clkhwops_iclk_wait,
3150 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
3151 .enable_bit = OMAP3430_EN_WDT1_SHIFT,
3152 .clkdm_name = "wkup_clkdm",
3153};
3154
3155DEFINE_STRUCT_CLK(wdt1_ick, gpio1_ick_parent_names, aes2_ick_ops);
3156
3157static struct clk wdt2_fck;
3158
3159static struct clk_hw_omap wdt2_fck_hw = {
3160 .hw = {
3161 .clk = &wdt2_fck,
3162 },
3163 .ops = &clkhwops_wait,
3164 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
3165 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
3166 .clkdm_name = "wkup_clkdm",
3167};
3168
3169DEFINE_STRUCT_CLK(wdt2_fck, gpio1_dbck_parent_names, aes2_ick_ops);
3170
3171static struct clk wdt2_ick;
3172
3173static struct clk_hw_omap wdt2_ick_hw = {
3174 .hw = {
3175 .clk = &wdt2_ick,
3176 },
3177 .ops = &clkhwops_iclk_wait,
3178 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
3179 .enable_bit = OMAP3430_EN_WDT2_SHIFT,
3180 .clkdm_name = "wkup_clkdm",
3181};
3182
3183DEFINE_STRUCT_CLK(wdt2_ick, gpio1_ick_parent_names, aes2_ick_ops);
3184
3185static struct clk wdt3_fck;
3186
3187static struct clk_hw_omap wdt3_fck_hw = {
3188 .hw = {
3189 .clk = &wdt3_fck,
3190 },
3191 .ops = &clkhwops_wait,
3192 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
3193 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
3194 .clkdm_name = "per_clkdm",
3195};
3196
3197DEFINE_STRUCT_CLK(wdt3_fck, gpio2_dbck_parent_names, aes2_ick_ops);
3198
3199static struct clk wdt3_ick;
3200
3201static struct clk_hw_omap wdt3_ick_hw = {
3202 .hw = {
3203 .clk = &wdt3_ick,
3204 },
3205 .ops = &clkhwops_iclk_wait,
3206 .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
3207 .enable_bit = OMAP3430_EN_WDT3_SHIFT,
3208 .clkdm_name = "per_clkdm",
3209};
3210
3211DEFINE_STRUCT_CLK(wdt3_ick, gpio2_ick_parent_names, aes2_ick_ops);
3212
3213/*
3214 * clkdev
3215 */
3216static struct omap_clk omap3xxx_clks[] = {
3217 CLK(NULL, "apb_pclk", &dummy_apb_pclk, CK_3XXX),
3218 CLK(NULL, "omap_32k_fck", &omap_32k_fck, CK_3XXX),
3219 CLK(NULL, "virt_12m_ck", &virt_12m_ck, CK_3XXX),
3220 CLK(NULL, "virt_13m_ck", &virt_13m_ck, CK_3XXX),
3221 CLK(NULL, "virt_16_8m_ck", &virt_16_8m_ck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3222 CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_3XXX),
3223 CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_3XXX),
3224 CLK(NULL, "virt_38_4m_ck", &virt_38_4m_ck, CK_3XXX),
3225 CLK(NULL, "osc_sys_ck", &osc_sys_ck, CK_3XXX),
3226 CLK("twl", "fck", &osc_sys_ck, CK_3XXX),
3227 CLK(NULL, "sys_ck", &sys_ck, CK_3XXX),
3228 CLK(NULL, "sys_altclk", &sys_altclk, CK_3XXX),
3229 CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_3XXX),
3230 CLK(NULL, "sys_clkout1", &sys_clkout1, CK_3XXX),
3231 CLK(NULL, "dpll1_ck", &dpll1_ck, CK_3XXX),
3232 CLK(NULL, "dpll1_x2_ck", &dpll1_x2_ck, CK_3XXX),
3233 CLK(NULL, "dpll1_x2m2_ck", &dpll1_x2m2_ck, CK_3XXX),
3234 CLK(NULL, "dpll2_ck", &dpll2_ck, CK_34XX | CK_36XX),
3235 CLK(NULL, "dpll2_m2_ck", &dpll2_m2_ck, CK_34XX | CK_36XX),
3236 CLK(NULL, "dpll3_ck", &dpll3_ck, CK_3XXX),
3237 CLK(NULL, "core_ck", &core_ck, CK_3XXX),
3238 CLK(NULL, "dpll3_x2_ck", &dpll3_x2_ck, CK_3XXX),
3239 CLK(NULL, "dpll3_m2_ck", &dpll3_m2_ck, CK_3XXX),
3240 CLK(NULL, "dpll3_m2x2_ck", &dpll3_m2x2_ck, CK_3XXX),
3241 CLK(NULL, "dpll3_m3_ck", &dpll3_m3_ck, CK_3XXX),
3242 CLK(NULL, "dpll3_m3x2_ck", &dpll3_m3x2_ck, CK_3XXX),
3243 CLK("etb", "emu_core_alwon_ck", &emu_core_alwon_ck, CK_3XXX),
3244 CLK(NULL, "dpll4_ck", &dpll4_ck, CK_3XXX),
3245 CLK(NULL, "dpll4_x2_ck", &dpll4_x2_ck, CK_3XXX),
3246 CLK(NULL, "omap_192m_alwon_fck", &omap_192m_alwon_fck, CK_36XX),
3247 CLK(NULL, "omap_96m_alwon_fck", &omap_96m_alwon_fck, CK_3XXX),
3248 CLK(NULL, "omap_96m_fck", &omap_96m_fck, CK_3XXX),
3249 CLK(NULL, "cm_96m_fck", &cm_96m_fck, CK_3XXX),
3250 CLK(NULL, "omap_54m_fck", &omap_54m_fck, CK_3XXX),
3251 CLK(NULL, "omap_48m_fck", &omap_48m_fck, CK_3XXX),
3252 CLK(NULL, "omap_12m_fck", &omap_12m_fck, CK_3XXX),
3253 CLK(NULL, "dpll4_m2_ck", &dpll4_m2_ck, CK_3XXX),
3254 CLK(NULL, "dpll4_m2x2_ck", &dpll4_m2x2_ck, CK_3XXX),
3255 CLK(NULL, "dpll4_m3_ck", &dpll4_m3_ck, CK_3XXX),
3256 CLK(NULL, "dpll4_m3x2_ck", &dpll4_m3x2_ck, CK_3XXX),
3257 CLK(NULL, "dpll4_m4_ck", &dpll4_m4_ck, CK_3XXX),
3258 CLK(NULL, "dpll4_m4x2_ck", &dpll4_m4x2_ck, CK_3XXX),
3259 CLK(NULL, "dpll4_m5_ck", &dpll4_m5_ck, CK_3XXX),
3260 CLK(NULL, "dpll4_m5x2_ck", &dpll4_m5x2_ck, CK_3XXX),
3261 CLK(NULL, "dpll4_m6_ck", &dpll4_m6_ck, CK_3XXX),
3262 CLK(NULL, "dpll4_m6x2_ck", &dpll4_m6x2_ck, CK_3XXX),
3263 CLK("etb", "emu_per_alwon_ck", &emu_per_alwon_ck, CK_3XXX),
3264 CLK(NULL, "dpll5_ck", &dpll5_ck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3265 CLK(NULL, "dpll5_m2_ck", &dpll5_m2_ck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3266 CLK(NULL, "clkout2_src_ck", &clkout2_src_ck, CK_3XXX),
3267 CLK(NULL, "sys_clkout2", &sys_clkout2, CK_3XXX),
3268 CLK(NULL, "corex2_fck", &corex2_fck, CK_3XXX),
3269 CLK(NULL, "dpll1_fck", &dpll1_fck, CK_3XXX),
3270 CLK(NULL, "mpu_ck", &mpu_ck, CK_3XXX),
3271 CLK(NULL, "arm_fck", &arm_fck, CK_3XXX),
3272 CLK("etb", "emu_mpu_alwon_ck", &emu_mpu_alwon_ck, CK_3XXX),
3273 CLK(NULL, "dpll2_fck", &dpll2_fck, CK_34XX | CK_36XX),
3274 CLK(NULL, "iva2_ck", &iva2_ck, CK_34XX | CK_36XX),
3275 CLK(NULL, "l3_ick", &l3_ick, CK_3XXX),
3276 CLK(NULL, "l4_ick", &l4_ick, CK_3XXX),
3277 CLK(NULL, "rm_ick", &rm_ick, CK_3XXX),
3278 CLK(NULL, "gfx_l3_ck", &gfx_l3_ck, CK_3430ES1),
3279 CLK(NULL, "gfx_l3_fck", &gfx_l3_fck, CK_3430ES1),
3280 CLK(NULL, "gfx_l3_ick", &gfx_l3_ick, CK_3430ES1),
3281 CLK(NULL, "gfx_cg1_ck", &gfx_cg1_ck, CK_3430ES1),
3282 CLK(NULL, "gfx_cg2_ck", &gfx_cg2_ck, CK_3430ES1),
3283 CLK(NULL, "sgx_fck", &sgx_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3284 CLK(NULL, "sgx_ick", &sgx_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3285 CLK(NULL, "d2d_26m_fck", &d2d_26m_fck, CK_3430ES1),
3286 CLK(NULL, "modem_fck", &modem_fck, CK_34XX | CK_36XX),
3287 CLK(NULL, "sad2d_ick", &sad2d_ick, CK_34XX | CK_36XX),
3288 CLK(NULL, "mad2d_ick", &mad2d_ick, CK_34XX | CK_36XX),
3289 CLK(NULL, "gpt10_fck", &gpt10_fck, CK_3XXX),
3290 CLK(NULL, "gpt11_fck", &gpt11_fck, CK_3XXX),
3291 CLK(NULL, "cpefuse_fck", &cpefuse_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3292 CLK(NULL, "ts_fck", &ts_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3293 CLK(NULL, "usbtll_fck", &usbtll_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3294 CLK("usbhs_omap", "usbtll_fck", &usbtll_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3295 CLK("usbhs_tll", "usbtll_fck", &usbtll_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3296 CLK(NULL, "core_96m_fck", &core_96m_fck, CK_3XXX),
3297 CLK(NULL, "mmchs3_fck", &mmchs3_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3298 CLK(NULL, "mmchs2_fck", &mmchs2_fck, CK_3XXX),
3299 CLK(NULL, "mspro_fck", &mspro_fck, CK_34XX | CK_36XX),
3300 CLK(NULL, "mmchs1_fck", &mmchs1_fck, CK_3XXX),
3301 CLK(NULL, "i2c3_fck", &i2c3_fck, CK_3XXX),
3302 CLK(NULL, "i2c2_fck", &i2c2_fck, CK_3XXX),
3303 CLK(NULL, "i2c1_fck", &i2c1_fck, CK_3XXX),
3304 CLK(NULL, "mcbsp5_fck", &mcbsp5_fck, CK_3XXX),
3305 CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_3XXX),
3306 CLK(NULL, "core_48m_fck", &core_48m_fck, CK_3XXX),
3307 CLK(NULL, "mcspi4_fck", &mcspi4_fck, CK_3XXX),
3308 CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_3XXX),
3309 CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_3XXX),
3310 CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_3XXX),
3311 CLK(NULL, "uart2_fck", &uart2_fck, CK_3XXX),
3312 CLK(NULL, "uart1_fck", &uart1_fck, CK_3XXX),
3313 CLK(NULL, "fshostusb_fck", &fshostusb_fck, CK_3430ES1),
3314 CLK(NULL, "core_12m_fck", &core_12m_fck, CK_3XXX),
3315 CLK("omap_hdq.0", "fck", &hdq_fck, CK_3XXX),
3316 CLK(NULL, "hdq_fck", &hdq_fck, CK_3XXX),
3317 CLK(NULL, "ssi_ssr_fck", &ssi_ssr_fck_3430es1, CK_3430ES1),
3318 CLK(NULL, "ssi_ssr_fck", &ssi_ssr_fck_3430es2, CK_3430ES2PLUS | CK_36XX),
3319 CLK(NULL, "ssi_sst_fck", &ssi_sst_fck_3430es1, CK_3430ES1),
3320 CLK(NULL, "ssi_sst_fck", &ssi_sst_fck_3430es2, CK_3430ES2PLUS | CK_36XX),
3321 CLK(NULL, "core_l3_ick", &core_l3_ick, CK_3XXX),
3322 CLK("musb-omap2430", "ick", &hsotgusb_ick_3430es1, CK_3430ES1),
3323 CLK("musb-omap2430", "ick", &hsotgusb_ick_3430es2, CK_3430ES2PLUS | CK_36XX),
3324 CLK(NULL, "hsotgusb_ick", &hsotgusb_ick_3430es1, CK_3430ES1),
3325 CLK(NULL, "hsotgusb_ick", &hsotgusb_ick_3430es2, CK_3430ES2PLUS | CK_36XX),
3326 CLK(NULL, "sdrc_ick", &sdrc_ick, CK_3XXX),
3327 CLK(NULL, "gpmc_fck", &gpmc_fck, CK_3XXX),
3328 CLK(NULL, "security_l3_ick", &security_l3_ick, CK_34XX | CK_36XX),
3329 CLK(NULL, "pka_ick", &pka_ick, CK_34XX | CK_36XX),
3330 CLK(NULL, "core_l4_ick", &core_l4_ick, CK_3XXX),
3331 CLK(NULL, "usbtll_ick", &usbtll_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3332 CLK("usbhs_omap", "usbtll_ick", &usbtll_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3333 CLK("usbhs_tll", "usbtll_ick", &usbtll_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3334 CLK("omap_hsmmc.2", "ick", &mmchs3_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3335 CLK(NULL, "mmchs3_ick", &mmchs3_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3336 CLK(NULL, "icr_ick", &icr_ick, CK_34XX | CK_36XX),
3337 CLK("omap-aes", "ick", &aes2_ick, CK_34XX | CK_36XX),
3338 CLK("omap-sham", "ick", &sha12_ick, CK_34XX | CK_36XX),
3339 CLK(NULL, "des2_ick", &des2_ick, CK_34XX | CK_36XX),
3340 CLK("omap_hsmmc.1", "ick", &mmchs2_ick, CK_3XXX),
3341 CLK("omap_hsmmc.0", "ick", &mmchs1_ick, CK_3XXX),
3342 CLK(NULL, "mmchs2_ick", &mmchs2_ick, CK_3XXX),
3343 CLK(NULL, "mmchs1_ick", &mmchs1_ick, CK_3XXX),
3344 CLK(NULL, "mspro_ick", &mspro_ick, CK_34XX | CK_36XX),
3345 CLK("omap_hdq.0", "ick", &hdq_ick, CK_3XXX),
3346 CLK(NULL, "hdq_ick", &hdq_ick, CK_3XXX),
3347 CLK("omap2_mcspi.4", "ick", &mcspi4_ick, CK_3XXX),
3348 CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_3XXX),
3349 CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_3XXX),
3350 CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_3XXX),
3351 CLK(NULL, "mcspi4_ick", &mcspi4_ick, CK_3XXX),
3352 CLK(NULL, "mcspi3_ick", &mcspi3_ick, CK_3XXX),
3353 CLK(NULL, "mcspi2_ick", &mcspi2_ick, CK_3XXX),
3354 CLK(NULL, "mcspi1_ick", &mcspi1_ick, CK_3XXX),
3355 CLK("omap_i2c.3", "ick", &i2c3_ick, CK_3XXX),
3356 CLK("omap_i2c.2", "ick", &i2c2_ick, CK_3XXX),
3357 CLK("omap_i2c.1", "ick", &i2c1_ick, CK_3XXX),
3358 CLK(NULL, "i2c3_ick", &i2c3_ick, CK_3XXX),
3359 CLK(NULL, "i2c2_ick", &i2c2_ick, CK_3XXX),
3360 CLK(NULL, "i2c1_ick", &i2c1_ick, CK_3XXX),
3361 CLK(NULL, "uart2_ick", &uart2_ick, CK_3XXX),
3362 CLK(NULL, "uart1_ick", &uart1_ick, CK_3XXX),
3363 CLK(NULL, "gpt11_ick", &gpt11_ick, CK_3XXX),
3364 CLK(NULL, "gpt10_ick", &gpt10_ick, CK_3XXX),
3365 CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_3XXX),
3366 CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_3XXX),
3367 CLK(NULL, "mcbsp5_ick", &mcbsp5_ick, CK_3XXX),
3368 CLK(NULL, "mcbsp1_ick", &mcbsp1_ick, CK_3XXX),
3369 CLK(NULL, "fac_ick", &fac_ick, CK_3430ES1),
3370 CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_34XX | CK_36XX),
3371 CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_3XXX),
3372 CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_34XX | CK_36XX),
3373 CLK(NULL, "ssi_ick", &ssi_ick_3430es1, CK_3430ES1),
3374 CLK(NULL, "ssi_ick", &ssi_ick_3430es2, CK_3430ES2PLUS | CK_36XX),
3375 CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_3430ES1),
3376 CLK(NULL, "security_l4_ick2", &security_l4_ick2, CK_34XX | CK_36XX),
3377 CLK(NULL, "aes1_ick", &aes1_ick, CK_34XX | CK_36XX),
3378 CLK("omap_rng", "ick", &rng_ick, CK_34XX | CK_36XX),
3379 CLK(NULL, "sha11_ick", &sha11_ick, CK_34XX | CK_36XX),
3380 CLK(NULL, "des1_ick", &des1_ick, CK_34XX | CK_36XX),
3381 CLK(NULL, "dss1_alwon_fck", &dss1_alwon_fck_3430es1, CK_3430ES1),
3382 CLK(NULL, "dss1_alwon_fck", &dss1_alwon_fck_3430es2, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3383 CLK(NULL, "dss_tv_fck", &dss_tv_fck, CK_3XXX),
3384 CLK(NULL, "dss_96m_fck", &dss_96m_fck, CK_3XXX),
3385 CLK(NULL, "dss2_alwon_fck", &dss2_alwon_fck, CK_3XXX),
3386 CLK("omapdss_dss", "ick", &dss_ick_3430es1, CK_3430ES1),
3387 CLK(NULL, "dss_ick", &dss_ick_3430es1, CK_3430ES1),
3388 CLK("omapdss_dss", "ick", &dss_ick_3430es2, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3389 CLK(NULL, "dss_ick", &dss_ick_3430es2, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3390 CLK(NULL, "cam_mclk", &cam_mclk, CK_34XX | CK_36XX),
3391 CLK(NULL, "cam_ick", &cam_ick, CK_34XX | CK_36XX),
3392 CLK(NULL, "csi2_96m_fck", &csi2_96m_fck, CK_34XX | CK_36XX),
3393 CLK(NULL, "usbhost_120m_fck", &usbhost_120m_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3394 CLK(NULL, "usbhost_48m_fck", &usbhost_48m_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3395 CLK(NULL, "usbhost_ick", &usbhost_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3396 CLK("usbhs_omap", "usbhost_ick", &usbhost_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
3397 CLK(NULL, "utmi_p1_gfclk", &dummy_ck, CK_3XXX),
3398 CLK(NULL, "utmi_p2_gfclk", &dummy_ck, CK_3XXX),
3399 CLK(NULL, "xclk60mhsp1_ck", &dummy_ck, CK_3XXX),
3400 CLK(NULL, "xclk60mhsp2_ck", &dummy_ck, CK_3XXX),
3401 CLK(NULL, "usb_host_hs_utmi_p1_clk", &dummy_ck, CK_3XXX),
3402 CLK(NULL, "usb_host_hs_utmi_p2_clk", &dummy_ck, CK_3XXX),
3403 CLK("usbhs_omap", "usb_tll_hs_usb_ch0_clk", &dummy_ck, CK_3XXX),
3404 CLK("usbhs_omap", "usb_tll_hs_usb_ch1_clk", &dummy_ck, CK_3XXX),
3405 CLK("usbhs_tll", "usb_tll_hs_usb_ch0_clk", &dummy_ck, CK_3XXX),
3406 CLK("usbhs_tll", "usb_tll_hs_usb_ch1_clk", &dummy_ck, CK_3XXX),
3407 CLK(NULL, "init_60m_fclk", &dummy_ck, CK_3XXX),
3408 CLK(NULL, "usim_fck", &usim_fck, CK_3430ES2PLUS | CK_36XX),
3409 CLK(NULL, "gpt1_fck", &gpt1_fck, CK_3XXX),
3410 CLK(NULL, "wkup_32k_fck", &wkup_32k_fck, CK_3XXX),
3411 CLK(NULL, "gpio1_dbck", &gpio1_dbck, CK_3XXX),
3412 CLK(NULL, "wdt2_fck", &wdt2_fck, CK_3XXX),
3413 CLK(NULL, "wkup_l4_ick", &wkup_l4_ick, CK_34XX | CK_36XX),
3414 CLK(NULL, "usim_ick", &usim_ick, CK_3430ES2PLUS | CK_36XX),
3415 CLK("omap_wdt", "ick", &wdt2_ick, CK_3XXX),
3416 CLK(NULL, "wdt2_ick", &wdt2_ick, CK_3XXX),
3417 CLK(NULL, "wdt1_ick", &wdt1_ick, CK_3XXX),
3418 CLK(NULL, "gpio1_ick", &gpio1_ick, CK_3XXX),
3419 CLK(NULL, "omap_32ksync_ick", &omap_32ksync_ick, CK_3XXX),
3420 CLK(NULL, "gpt12_ick", &gpt12_ick, CK_3XXX),
3421 CLK(NULL, "gpt1_ick", &gpt1_ick, CK_3XXX),
3422 CLK(NULL, "per_96m_fck", &per_96m_fck, CK_3XXX),
3423 CLK(NULL, "per_48m_fck", &per_48m_fck, CK_3XXX),
3424 CLK(NULL, "uart3_fck", &uart3_fck, CK_3XXX),
3425 CLK(NULL, "uart4_fck", &uart4_fck, CK_36XX),
3426 CLK(NULL, "uart4_fck", &uart4_fck_am35xx, CK_AM35XX),
3427 CLK(NULL, "gpt2_fck", &gpt2_fck, CK_3XXX),
3428 CLK(NULL, "gpt3_fck", &gpt3_fck, CK_3XXX),
3429 CLK(NULL, "gpt4_fck", &gpt4_fck, CK_3XXX),
3430 CLK(NULL, "gpt5_fck", &gpt5_fck, CK_3XXX),
3431 CLK(NULL, "gpt6_fck", &gpt6_fck, CK_3XXX),
3432 CLK(NULL, "gpt7_fck", &gpt7_fck, CK_3XXX),
3433 CLK(NULL, "gpt8_fck", &gpt8_fck, CK_3XXX),
3434 CLK(NULL, "gpt9_fck", &gpt9_fck, CK_3XXX),
3435 CLK(NULL, "per_32k_alwon_fck", &per_32k_alwon_fck, CK_3XXX),
3436 CLK(NULL, "gpio6_dbck", &gpio6_dbck, CK_3XXX),
3437 CLK(NULL, "gpio5_dbck", &gpio5_dbck, CK_3XXX),
3438 CLK(NULL, "gpio4_dbck", &gpio4_dbck, CK_3XXX),
3439 CLK(NULL, "gpio3_dbck", &gpio3_dbck, CK_3XXX),
3440 CLK(NULL, "gpio2_dbck", &gpio2_dbck, CK_3XXX),
3441 CLK(NULL, "wdt3_fck", &wdt3_fck, CK_3XXX),
3442 CLK(NULL, "per_l4_ick", &per_l4_ick, CK_3XXX),
3443 CLK(NULL, "gpio6_ick", &gpio6_ick, CK_3XXX),
3444 CLK(NULL, "gpio5_ick", &gpio5_ick, CK_3XXX),
3445 CLK(NULL, "gpio4_ick", &gpio4_ick, CK_3XXX),
3446 CLK(NULL, "gpio3_ick", &gpio3_ick, CK_3XXX),
3447 CLK(NULL, "gpio2_ick", &gpio2_ick, CK_3XXX),
3448 CLK(NULL, "wdt3_ick", &wdt3_ick, CK_3XXX),
3449 CLK(NULL, "uart3_ick", &uart3_ick, CK_3XXX),
3450 CLK(NULL, "uart4_ick", &uart4_ick, CK_36XX),
3451 CLK(NULL, "gpt9_ick", &gpt9_ick, CK_3XXX),
3452 CLK(NULL, "gpt8_ick", &gpt8_ick, CK_3XXX),
3453 CLK(NULL, "gpt7_ick", &gpt7_ick, CK_3XXX),
3454 CLK(NULL, "gpt6_ick", &gpt6_ick, CK_3XXX),
3455 CLK(NULL, "gpt5_ick", &gpt5_ick, CK_3XXX),
3456 CLK(NULL, "gpt4_ick", &gpt4_ick, CK_3XXX),
3457 CLK(NULL, "gpt3_ick", &gpt3_ick, CK_3XXX),
3458 CLK(NULL, "gpt2_ick", &gpt2_ick, CK_3XXX),
3459 CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_3XXX),
3460 CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_3XXX),
3461 CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_3XXX),
3462 CLK(NULL, "mcbsp4_ick", &mcbsp2_ick, CK_3XXX),
3463 CLK(NULL, "mcbsp3_ick", &mcbsp3_ick, CK_3XXX),
3464 CLK(NULL, "mcbsp2_ick", &mcbsp4_ick, CK_3XXX),
3465 CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_3XXX),
3466 CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_3XXX),
3467 CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_3XXX),
3468 CLK("etb", "emu_src_ck", &emu_src_ck, CK_3XXX),
3469 CLK(NULL, "emu_src_ck", &emu_src_ck, CK_3XXX),
3470 CLK(NULL, "pclk_fck", &pclk_fck, CK_3XXX),
3471 CLK(NULL, "pclkx2_fck", &pclkx2_fck, CK_3XXX),
3472 CLK(NULL, "atclk_fck", &atclk_fck, CK_3XXX),
3473 CLK(NULL, "traceclk_src_fck", &traceclk_src_fck, CK_3XXX),
3474 CLK(NULL, "traceclk_fck", &traceclk_fck, CK_3XXX),
3475 CLK(NULL, "sr1_fck", &sr1_fck, CK_34XX | CK_36XX),
3476 CLK(NULL, "sr2_fck", &sr2_fck, CK_34XX | CK_36XX),
3477 CLK(NULL, "sr_l4_ick", &sr_l4_ick, CK_34XX | CK_36XX),
3478 CLK(NULL, "secure_32k_fck", &secure_32k_fck, CK_3XXX),
3479 CLK(NULL, "gpt12_fck", &gpt12_fck, CK_3XXX),
3480 CLK(NULL, "wdt1_fck", &wdt1_fck, CK_3XXX),
3481 CLK(NULL, "ipss_ick", &ipss_ick, CK_AM35XX),
3482 CLK(NULL, "rmii_ck", &rmii_ck, CK_AM35XX),
3483 CLK(NULL, "pclk_ck", &pclk_ck, CK_AM35XX),
3484 CLK(NULL, "emac_ick", &emac_ick, CK_AM35XX),
3485 CLK(NULL, "emac_fck", &emac_fck, CK_AM35XX),
3486 CLK("davinci_emac.0", NULL, &emac_ick, CK_AM35XX),
3487 CLK("davinci_mdio.0", NULL, &emac_fck, CK_AM35XX),
3488 CLK("vpfe-capture", "master", &vpfe_ick, CK_AM35XX),
3489 CLK("vpfe-capture", "slave", &vpfe_fck, CK_AM35XX),
3490 CLK(NULL, "hsotgusb_ick", &hsotgusb_ick_am35xx, CK_AM35XX),
3491 CLK(NULL, "hsotgusb_fck", &hsotgusb_fck_am35xx, CK_AM35XX),
3492 CLK(NULL, "hecc_ck", &hecc_ck, CK_AM35XX),
3493 CLK(NULL, "uart4_ick", &uart4_ick_am35xx, CK_AM35XX),
3494 CLK(NULL, "timer_32k_ck", &omap_32k_fck, CK_3XXX),
3495 CLK(NULL, "timer_sys_ck", &sys_ck, CK_3XXX),
3496 CLK(NULL, "cpufreq_ck", &dpll1_ck, CK_3XXX),
3497};
3498
3499static const char *enable_init_clks[] = {
3500 "sdrc_ick",
3501 "gpmc_fck",
3502 "omapctrl_ick",
3503};
3504
3505int __init omap3xxx_clk_init(void)
3506{
3507 struct omap_clk *c;
3508 u32 cpu_clkflg = 0;
3509
3510 /*
3511 * 3505 must be tested before 3517, since 3517 returns true
3512 * for both AM3517 chips and AM3517 family chips, which
3513 * includes 3505. Unfortunately there's no obvious family
3514 * test for 3517/3505 :-(
3515 */
3516 if (soc_is_am35xx()) {
3517 cpu_mask = RATE_IN_34XX;
3518 cpu_clkflg = CK_AM35XX;
3519 } else if (cpu_is_omap3630()) {
3520 cpu_mask = (RATE_IN_34XX | RATE_IN_36XX);
3521 cpu_clkflg = CK_36XX;
3522 } else if (cpu_is_ti816x()) {
3523 cpu_mask = RATE_IN_TI816X;
3524 cpu_clkflg = CK_TI816X;
3525 } else if (soc_is_am33xx()) {
3526 cpu_mask = RATE_IN_AM33XX;
3527 } else if (cpu_is_ti814x()) {
3528 cpu_mask = RATE_IN_TI814X;
3529 } else if (cpu_is_omap34xx()) {
3530 if (omap_rev() == OMAP3430_REV_ES1_0) {
3531 cpu_mask = RATE_IN_3430ES1;
3532 cpu_clkflg = CK_3430ES1;
3533 } else {
3534 /*
3535 * Assume that anything that we haven't matched yet
3536 * has 3430ES2-type clocks.
3537 */
3538 cpu_mask = RATE_IN_3430ES2PLUS;
3539 cpu_clkflg = CK_3430ES2PLUS;
3540 }
3541 } else {
3542 WARN(1, "clock: could not identify OMAP3 variant\n");
3543 }
3544
3545 if (omap3_has_192mhz_clk())
3546 omap_96m_alwon_fck = omap_96m_alwon_fck_3630;
3547
3548 if (cpu_is_omap3630()) {
3549 dpll3_m3x2_ck = dpll3_m3x2_ck_3630;
3550 dpll4_m2x2_ck = dpll4_m2x2_ck_3630;
3551 dpll4_m3x2_ck = dpll4_m3x2_ck_3630;
3552 dpll4_m4x2_ck = dpll4_m4x2_ck_3630;
3553 dpll4_m5x2_ck = dpll4_m5x2_ck_3630;
3554 dpll4_m6x2_ck = dpll4_m6x2_ck_3630;
3555 }
3556
3557 /*
3558 * XXX This type of dynamic rewriting of the clock tree is
3559 * deprecated and should be revised soon.
3560 */
3561 if (cpu_is_omap3630())
3562 dpll4_dd = dpll4_dd_3630;
3563 else
3564 dpll4_dd = dpll4_dd_34xx;
3565
3566 for (c = omap3xxx_clks; c < omap3xxx_clks + ARRAY_SIZE(omap3xxx_clks);
3567 c++)
3568 if (c->cpu & cpu_clkflg) {
3569 clkdev_add(&c->lk);
3570 if (!__clk_init(NULL, c->lk.clk))
3571 omap2_init_clk_hw_omap_clocks(c->lk.clk);
3572 }
3573
3574 omap2_clk_disable_autoidle_all();
3575
3576 omap2_clk_enable_init_clocks(enable_init_clks,
3577 ARRAY_SIZE(enable_init_clks));
3578
3579 pr_info("Clocking rate (Crystal/Core/MPU): %ld.%01ld/%ld/%ld MHz\n",
3580 (clk_get_rate(&osc_sys_ck) / 1000000),
3581 (clk_get_rate(&osc_sys_ck) / 100000) % 10,
3582 (clk_get_rate(&core_ck) / 1000000),
3583 (clk_get_rate(&arm_fck) / 1000000));
3584
3585 /*
3586 * Lock DPLL5 -- here only until other device init code can
3587 * handle this
3588 */
3589 if (!cpu_is_ti81xx() && (omap_rev() >= OMAP3430_REV_ES2_0))
3590 omap3_clk_lock_dpll5();
3591
3592 /* Avoid sleeping during omap3_core_dpll_m2_set_rate() */
3593 sdrc_ick_p = clk_get(NULL, "sdrc_ick");
3594 arm_fck_p = clk_get(NULL, "arm_fck");
3595
3596 return 0;
3597}