Merge tag 'v3.10.107' into update
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / ethernet / ti / cpmac.c
CommitLineData
d95b39c3
MC
1/*
2 * Copyright (C) 2006, 2007 Eugene Konev
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
17 */
18
19#include <linux/module.h>
20#include <linux/init.h>
539d3ee6 21#include <linux/interrupt.h>
d95b39c3
MC
22#include <linux/moduleparam.h>
23
24#include <linux/sched.h>
25#include <linux/kernel.h>
26#include <linux/slab.h>
27#include <linux/errno.h>
28#include <linux/types.h>
29#include <linux/delay.h>
d95b39c3
MC
30
31#include <linux/netdevice.h>
30765d05 32#include <linux/if_vlan.h>
d95b39c3
MC
33#include <linux/etherdevice.h>
34#include <linux/ethtool.h>
35#include <linux/skbuff.h>
36#include <linux/mii.h>
37#include <linux/phy.h>
b88219f8 38#include <linux/phy_fixed.h>
d95b39c3
MC
39#include <linux/platform_device.h>
40#include <linux/dma-mapping.h>
780019dd 41#include <linux/clk.h>
559764d1 42#include <linux/gpio.h>
60063497 43#include <linux/atomic.h>
d95b39c3
MC
44
45MODULE_AUTHOR("Eugene Konev <ejka@imfi.kspu.ru>");
46MODULE_DESCRIPTION("TI AR7 ethernet driver (CPMAC)");
47MODULE_LICENSE("GPL");
72abb461 48MODULE_ALIAS("platform:cpmac");
d95b39c3
MC
49
50static int debug_level = 8;
51static int dumb_switch;
52
53/* Next 2 are only used in cpmac_probe, so it's pointless to change them */
54module_param(debug_level, int, 0444);
55module_param(dumb_switch, int, 0444);
56
57MODULE_PARM_DESC(debug_level, "Number of NETIF_MSG bits to enable");
58MODULE_PARM_DESC(dumb_switch, "Assume switch is not connected to MDIO bus");
59
25dc27d1 60#define CPMAC_VERSION "0.5.2"
30765d05
FF
61/* frame size + 802.1q tag + FCS size */
62#define CPMAC_SKB_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
d95b39c3
MC
63#define CPMAC_QUEUES 8
64
65/* Ethernet registers */
66#define CPMAC_TX_CONTROL 0x0004
67#define CPMAC_TX_TEARDOWN 0x0008
68#define CPMAC_RX_CONTROL 0x0014
69#define CPMAC_RX_TEARDOWN 0x0018
70#define CPMAC_MBP 0x0100
71# define MBP_RXPASSCRC 0x40000000
72# define MBP_RXQOS 0x20000000
73# define MBP_RXNOCHAIN 0x10000000
74# define MBP_RXCMF 0x01000000
75# define MBP_RXSHORT 0x00800000
76# define MBP_RXCEF 0x00400000
77# define MBP_RXPROMISC 0x00200000
78# define MBP_PROMISCCHAN(channel) (((channel) & 0x7) << 16)
79# define MBP_RXBCAST 0x00002000
80# define MBP_BCASTCHAN(channel) (((channel) & 0x7) << 8)
81# define MBP_RXMCAST 0x00000020
82# define MBP_MCASTCHAN(channel) ((channel) & 0x7)
83#define CPMAC_UNICAST_ENABLE 0x0104
84#define CPMAC_UNICAST_CLEAR 0x0108
85#define CPMAC_MAX_LENGTH 0x010c
86#define CPMAC_BUFFER_OFFSET 0x0110
87#define CPMAC_MAC_CONTROL 0x0160
88# define MAC_TXPTYPE 0x00000200
89# define MAC_TXPACE 0x00000040
90# define MAC_MII 0x00000020
91# define MAC_TXFLOW 0x00000010
92# define MAC_RXFLOW 0x00000008
93# define MAC_MTEST 0x00000004
94# define MAC_LOOPBACK 0x00000002
95# define MAC_FDX 0x00000001
96#define CPMAC_MAC_STATUS 0x0164
97# define MAC_STATUS_QOS 0x00000004
98# define MAC_STATUS_RXFLOW 0x00000002
99# define MAC_STATUS_TXFLOW 0x00000001
100#define CPMAC_TX_INT_ENABLE 0x0178
101#define CPMAC_TX_INT_CLEAR 0x017c
102#define CPMAC_MAC_INT_VECTOR 0x0180
103# define MAC_INT_STATUS 0x00080000
104# define MAC_INT_HOST 0x00040000
105# define MAC_INT_RX 0x00020000
106# define MAC_INT_TX 0x00010000
107#define CPMAC_MAC_EOI_VECTOR 0x0184
108#define CPMAC_RX_INT_ENABLE 0x0198
109#define CPMAC_RX_INT_CLEAR 0x019c
110#define CPMAC_MAC_INT_ENABLE 0x01a8
111#define CPMAC_MAC_INT_CLEAR 0x01ac
559764d1 112#define CPMAC_MAC_ADDR_LO(channel) (0x01b0 + (channel) * 4)
d95b39c3
MC
113#define CPMAC_MAC_ADDR_MID 0x01d0
114#define CPMAC_MAC_ADDR_HI 0x01d4
115#define CPMAC_MAC_HASH_LO 0x01d8
116#define CPMAC_MAC_HASH_HI 0x01dc
117#define CPMAC_TX_PTR(channel) (0x0600 + (channel) * 4)
118#define CPMAC_RX_PTR(channel) (0x0620 + (channel) * 4)
119#define CPMAC_TX_ACK(channel) (0x0640 + (channel) * 4)
120#define CPMAC_RX_ACK(channel) (0x0660 + (channel) * 4)
121#define CPMAC_REG_END 0x0680
122/*
123 * Rx/Tx statistics
124 * TODO: use some of them to fill stats in cpmac_stats()
125 */
126#define CPMAC_STATS_RX_GOOD 0x0200
127#define CPMAC_STATS_RX_BCAST 0x0204
128#define CPMAC_STATS_RX_MCAST 0x0208
129#define CPMAC_STATS_RX_PAUSE 0x020c
130#define CPMAC_STATS_RX_CRC 0x0210
131#define CPMAC_STATS_RX_ALIGN 0x0214
132#define CPMAC_STATS_RX_OVER 0x0218
133#define CPMAC_STATS_RX_JABBER 0x021c
134#define CPMAC_STATS_RX_UNDER 0x0220
135#define CPMAC_STATS_RX_FRAG 0x0224
136#define CPMAC_STATS_RX_FILTER 0x0228
137#define CPMAC_STATS_RX_QOSFILTER 0x022c
138#define CPMAC_STATS_RX_OCTETS 0x0230
139
140#define CPMAC_STATS_TX_GOOD 0x0234
141#define CPMAC_STATS_TX_BCAST 0x0238
142#define CPMAC_STATS_TX_MCAST 0x023c
143#define CPMAC_STATS_TX_PAUSE 0x0240
144#define CPMAC_STATS_TX_DEFER 0x0244
145#define CPMAC_STATS_TX_COLLISION 0x0248
146#define CPMAC_STATS_TX_SINGLECOLL 0x024c
147#define CPMAC_STATS_TX_MULTICOLL 0x0250
148#define CPMAC_STATS_TX_EXCESSCOLL 0x0254
149#define CPMAC_STATS_TX_LATECOLL 0x0258
150#define CPMAC_STATS_TX_UNDERRUN 0x025c
151#define CPMAC_STATS_TX_CARRIERSENSE 0x0260
152#define CPMAC_STATS_TX_OCTETS 0x0264
153
154#define cpmac_read(base, reg) (readl((void __iomem *)(base) + (reg)))
155#define cpmac_write(base, reg, val) (writel(val, (void __iomem *)(base) + \
156 (reg)))
157
158/* MDIO bus */
159#define CPMAC_MDIO_VERSION 0x0000
160#define CPMAC_MDIO_CONTROL 0x0004
161# define MDIOC_IDLE 0x80000000
162# define MDIOC_ENABLE 0x40000000
163# define MDIOC_PREAMBLE 0x00100000
164# define MDIOC_FAULT 0x00080000
165# define MDIOC_FAULTDETECT 0x00040000
166# define MDIOC_INTTEST 0x00020000
167# define MDIOC_CLKDIV(div) ((div) & 0xff)
168#define CPMAC_MDIO_ALIVE 0x0008
169#define CPMAC_MDIO_LINK 0x000c
170#define CPMAC_MDIO_ACCESS(channel) (0x0080 + (channel) * 8)
171# define MDIO_BUSY 0x80000000
172# define MDIO_WRITE 0x40000000
173# define MDIO_REG(reg) (((reg) & 0x1f) << 21)
174# define MDIO_PHY(phy) (((phy) & 0x1f) << 16)
175# define MDIO_DATA(data) ((data) & 0xffff)
176#define CPMAC_MDIO_PHYSEL(channel) (0x0084 + (channel) * 8)
177# define PHYSEL_LINKSEL 0x00000040
178# define PHYSEL_LINKINT 0x00000020
179
180struct cpmac_desc {
181 u32 hw_next;
182 u32 hw_data;
183 u16 buflen;
184 u16 bufflags;
185 u16 datalen;
186 u16 dataflags;
187#define CPMAC_SOP 0x8000
188#define CPMAC_EOP 0x4000
189#define CPMAC_OWN 0x2000
190#define CPMAC_EOQ 0x1000
191 struct sk_buff *skb;
192 struct cpmac_desc *next;
f917d580 193 struct cpmac_desc *prev;
d95b39c3
MC
194 dma_addr_t mapping;
195 dma_addr_t data_mapping;
196};
197
198struct cpmac_priv {
199 spinlock_t lock;
200 spinlock_t rx_lock;
201 struct cpmac_desc *rx_head;
202 int ring_size;
203 struct cpmac_desc *desc_ring;
204 dma_addr_t dma_ring;
205 void __iomem *regs;
206 struct mii_bus *mii_bus;
207 struct phy_device *phy;
21a8cfe1 208 char phy_name[MII_BUS_ID_SIZE + 3];
d95b39c3
MC
209 int oldlink, oldspeed, oldduplex;
210 u32 msg_enable;
211 struct net_device *dev;
212 struct work_struct reset_work;
213 struct platform_device *pdev;
67d129d1 214 struct napi_struct napi;
f917d580 215 atomic_t reset_pending;
d95b39c3
MC
216};
217
218static irqreturn_t cpmac_irq(int, void *);
219static void cpmac_hw_start(struct net_device *dev);
220static void cpmac_hw_stop(struct net_device *dev);
221static int cpmac_stop(struct net_device *dev);
222static int cpmac_open(struct net_device *dev);
223
224static void cpmac_dump_regs(struct net_device *dev)
225{
226 int i;
227 struct cpmac_priv *priv = netdev_priv(dev);
228 for (i = 0; i < CPMAC_REG_END; i += 4) {
229 if (i % 16 == 0) {
230 if (i)
559764d1 231 pr_cont("\n");
d95b39c3
MC
232 printk(KERN_DEBUG "%s: reg[%p]:", dev->name,
233 priv->regs + i);
234 }
235 printk(" %08x", cpmac_read(priv->regs, i));
236 }
237 printk("\n");
238}
239
240static void cpmac_dump_desc(struct net_device *dev, struct cpmac_desc *desc)
241{
242 int i;
243 printk(KERN_DEBUG "%s: desc[%p]:", dev->name, desc);
244 for (i = 0; i < sizeof(*desc) / 4; i++)
245 printk(" %08x", ((u32 *)desc)[i]);
246 printk("\n");
247}
248
f917d580
MC
249static void cpmac_dump_all_desc(struct net_device *dev)
250{
251 struct cpmac_priv *priv = netdev_priv(dev);
252 struct cpmac_desc *dump = priv->rx_head;
253 do {
254 cpmac_dump_desc(dev, dump);
255 dump = dump->next;
256 } while (dump != priv->rx_head);
257}
258
d95b39c3
MC
259static void cpmac_dump_skb(struct net_device *dev, struct sk_buff *skb)
260{
261 int i;
262 printk(KERN_DEBUG "%s: skb 0x%p, len=%d\n", dev->name, skb, skb->len);
263 for (i = 0; i < skb->len; i++) {
264 if (i % 16 == 0) {
265 if (i)
559764d1 266 pr_cont("\n");
d95b39c3
MC
267 printk(KERN_DEBUG "%s: data[%p]:", dev->name,
268 skb->data + i);
269 }
270 printk(" %02x", ((u8 *)skb->data)[i]);
271 }
272 printk("\n");
273}
274
275static int cpmac_mdio_read(struct mii_bus *bus, int phy_id, int reg)
276{
277 u32 val;
278
279 while (cpmac_read(bus->priv, CPMAC_MDIO_ACCESS(0)) & MDIO_BUSY)
280 cpu_relax();
281 cpmac_write(bus->priv, CPMAC_MDIO_ACCESS(0), MDIO_BUSY | MDIO_REG(reg) |
282 MDIO_PHY(phy_id));
283 while ((val = cpmac_read(bus->priv, CPMAC_MDIO_ACCESS(0))) & MDIO_BUSY)
284 cpu_relax();
285 return MDIO_DATA(val);
286}
287
288static int cpmac_mdio_write(struct mii_bus *bus, int phy_id,
289 int reg, u16 val)
290{
291 while (cpmac_read(bus->priv, CPMAC_MDIO_ACCESS(0)) & MDIO_BUSY)
292 cpu_relax();
293 cpmac_write(bus->priv, CPMAC_MDIO_ACCESS(0), MDIO_BUSY | MDIO_WRITE |
294 MDIO_REG(reg) | MDIO_PHY(phy_id) | MDIO_DATA(val));
295 return 0;
296}
297
298static int cpmac_mdio_reset(struct mii_bus *bus)
299{
780019dd
FF
300 struct clk *cpmac_clk;
301
302 cpmac_clk = clk_get(&bus->dev, "cpmac");
303 if (IS_ERR(cpmac_clk)) {
304 printk(KERN_ERR "unable to get cpmac clock\n");
305 return -1;
306 }
d95b39c3
MC
307 ar7_device_reset(AR7_RESET_BIT_MDIO);
308 cpmac_write(bus->priv, CPMAC_MDIO_CONTROL, MDIOC_ENABLE |
780019dd 309 MDIOC_CLKDIV(clk_get_rate(cpmac_clk) / 2200000 - 1));
d95b39c3
MC
310 return 0;
311}
312
313static int mii_irqs[PHY_MAX_ADDR] = { PHY_POLL, };
314
298cf9be 315static struct mii_bus *cpmac_mii;
d95b39c3
MC
316
317static int cpmac_config(struct net_device *dev, struct ifmap *map)
318{
319 if (dev->flags & IFF_UP)
320 return -EBUSY;
321
322 /* Don't allow changing the I/O address */
323 if (map->base_addr != dev->base_addr)
324 return -EOPNOTSUPP;
325
326 /* ignore other fields */
327 return 0;
328}
329
330static void cpmac_set_multicast_list(struct net_device *dev)
331{
22bedad3 332 struct netdev_hw_addr *ha;
d95b39c3
MC
333 u8 tmp;
334 u32 mbp, bit, hash[2] = { 0, };
335 struct cpmac_priv *priv = netdev_priv(dev);
336
337 mbp = cpmac_read(priv->regs, CPMAC_MBP);
338 if (dev->flags & IFF_PROMISC) {
339 cpmac_write(priv->regs, CPMAC_MBP, (mbp & ~MBP_PROMISCCHAN(0)) |
340 MBP_RXPROMISC);
341 } else {
342 cpmac_write(priv->regs, CPMAC_MBP, mbp & ~MBP_RXPROMISC);
343 if (dev->flags & IFF_ALLMULTI) {
344 /* enable all multicast mode */
345 cpmac_write(priv->regs, CPMAC_MAC_HASH_LO, 0xffffffff);
346 cpmac_write(priv->regs, CPMAC_MAC_HASH_HI, 0xffffffff);
347 } else {
348 /*
349 * cpmac uses some strange mac address hashing
350 * (not crc32)
351 */
22bedad3 352 netdev_for_each_mc_addr(ha, dev) {
d95b39c3 353 bit = 0;
22bedad3 354 tmp = ha->addr[0];
d95b39c3 355 bit ^= (tmp >> 2) ^ (tmp << 4);
22bedad3 356 tmp = ha->addr[1];
d95b39c3 357 bit ^= (tmp >> 4) ^ (tmp << 2);
22bedad3 358 tmp = ha->addr[2];
d95b39c3 359 bit ^= (tmp >> 6) ^ tmp;
22bedad3 360 tmp = ha->addr[3];
d95b39c3 361 bit ^= (tmp >> 2) ^ (tmp << 4);
22bedad3 362 tmp = ha->addr[4];
d95b39c3 363 bit ^= (tmp >> 4) ^ (tmp << 2);
22bedad3 364 tmp = ha->addr[5];
d95b39c3
MC
365 bit ^= (tmp >> 6) ^ tmp;
366 bit &= 0x3f;
367 hash[bit / 32] |= 1 << (bit % 32);
368 }
369
370 cpmac_write(priv->regs, CPMAC_MAC_HASH_LO, hash[0]);
371 cpmac_write(priv->regs, CPMAC_MAC_HASH_HI, hash[1]);
372 }
373 }
374}
375
67d129d1 376static struct sk_buff *cpmac_rx_one(struct cpmac_priv *priv,
d95b39c3
MC
377 struct cpmac_desc *desc)
378{
379 struct sk_buff *skb, *result = NULL;
380
381 if (unlikely(netif_msg_hw(priv)))
67d129d1 382 cpmac_dump_desc(priv->dev, desc);
d95b39c3
MC
383 cpmac_write(priv->regs, CPMAC_RX_ACK(0), (u32)desc->mapping);
384 if (unlikely(!desc->datalen)) {
385 if (netif_msg_rx_err(priv) && net_ratelimit())
386 printk(KERN_WARNING "%s: rx: spurious interrupt\n",
67d129d1 387 priv->dev->name);
d95b39c3
MC
388 return NULL;
389 }
390
89d71a66 391 skb = netdev_alloc_skb_ip_align(priv->dev, CPMAC_SKB_SIZE);
d95b39c3 392 if (likely(skb)) {
d95b39c3 393 skb_put(desc->skb, desc->datalen);
67d129d1 394 desc->skb->protocol = eth_type_trans(desc->skb, priv->dev);
bc8acf2c 395 skb_checksum_none_assert(desc->skb);
67d129d1
EK
396 priv->dev->stats.rx_packets++;
397 priv->dev->stats.rx_bytes += desc->datalen;
d95b39c3 398 result = desc->skb;
67d129d1
EK
399 dma_unmap_single(&priv->dev->dev, desc->data_mapping,
400 CPMAC_SKB_SIZE, DMA_FROM_DEVICE);
d95b39c3 401 desc->skb = skb;
67d129d1 402 desc->data_mapping = dma_map_single(&priv->dev->dev, skb->data,
d95b39c3
MC
403 CPMAC_SKB_SIZE,
404 DMA_FROM_DEVICE);
405 desc->hw_data = (u32)desc->data_mapping;
406 if (unlikely(netif_msg_pktdata(priv))) {
67d129d1
EK
407 printk(KERN_DEBUG "%s: received packet:\n",
408 priv->dev->name);
409 cpmac_dump_skb(priv->dev, result);
d95b39c3
MC
410 }
411 } else {
412 if (netif_msg_rx_err(priv) && net_ratelimit())
413 printk(KERN_WARNING
67d129d1
EK
414 "%s: low on skbs, dropping packet\n",
415 priv->dev->name);
416 priv->dev->stats.rx_dropped++;
d95b39c3
MC
417 }
418
419 desc->buflen = CPMAC_SKB_SIZE;
420 desc->dataflags = CPMAC_OWN;
421
422 return result;
423}
424
67d129d1 425static int cpmac_poll(struct napi_struct *napi, int budget)
d95b39c3
MC
426{
427 struct sk_buff *skb;
f917d580 428 struct cpmac_desc *desc, *restart;
67d129d1 429 struct cpmac_priv *priv = container_of(napi, struct cpmac_priv, napi);
f917d580 430 int received = 0, processed = 0;
d95b39c3
MC
431
432 spin_lock(&priv->rx_lock);
433 if (unlikely(!priv->rx_head)) {
434 if (netif_msg_rx_err(priv) && net_ratelimit())
435 printk(KERN_WARNING "%s: rx: polling, but no queue\n",
67d129d1 436 priv->dev->name);
f917d580 437 spin_unlock(&priv->rx_lock);
288379f0 438 napi_complete(napi);
d95b39c3
MC
439 return 0;
440 }
441
442 desc = priv->rx_head;
f917d580 443 restart = NULL;
67d129d1 444 while (((desc->dataflags & CPMAC_OWN) == 0) && (received < budget)) {
f917d580
MC
445 processed++;
446
447 if ((desc->dataflags & CPMAC_EOQ) != 0) {
448 /* The last update to eoq->hw_next didn't happen
449 * soon enough, and the receiver stopped here.
450 *Remember this descriptor so we can restart
451 * the receiver after freeing some space.
452 */
453 if (unlikely(restart)) {
454 if (netif_msg_rx_err(priv))
455 printk(KERN_ERR "%s: poll found a"
456 " duplicate EOQ: %p and %p\n",
457 priv->dev->name, restart, desc);
458 goto fatal_error;
459 }
460
461 restart = desc->next;
462 }
463
67d129d1 464 skb = cpmac_rx_one(priv, desc);
d95b39c3
MC
465 if (likely(skb)) {
466 netif_receive_skb(skb);
467 received++;
468 }
469 desc = desc->next;
470 }
471
f917d580
MC
472 if (desc != priv->rx_head) {
473 /* We freed some buffers, but not the whole ring,
474 * add what we did free to the rx list */
475 desc->prev->hw_next = (u32)0;
476 priv->rx_head->prev->hw_next = priv->rx_head->mapping;
477 }
478
479 /* Optimization: If we did not actually process an EOQ (perhaps because
480 * of quota limits), check to see if the tail of the queue has EOQ set.
481 * We should immediately restart in that case so that the receiver can
482 * restart and run in parallel with more packet processing.
483 * This lets us handle slightly larger bursts before running
484 * out of ring space (assuming dev->weight < ring_size) */
485
486 if (!restart &&
487 (priv->rx_head->prev->dataflags & (CPMAC_OWN|CPMAC_EOQ))
488 == CPMAC_EOQ &&
489 (priv->rx_head->dataflags & CPMAC_OWN) != 0) {
490 /* reset EOQ so the poll loop (above) doesn't try to
491 * restart this when it eventually gets to this descriptor.
492 */
493 priv->rx_head->prev->dataflags &= ~CPMAC_EOQ;
494 restart = priv->rx_head;
495 }
496
497 if (restart) {
498 priv->dev->stats.rx_errors++;
499 priv->dev->stats.rx_fifo_errors++;
500 if (netif_msg_rx_err(priv) && net_ratelimit())
501 printk(KERN_WARNING "%s: rx dma ring overrun\n",
502 priv->dev->name);
503
504 if (unlikely((restart->dataflags & CPMAC_OWN) == 0)) {
505 if (netif_msg_drv(priv))
506 printk(KERN_ERR "%s: cpmac_poll is trying to "
507 "restart rx from a descriptor that's "
508 "not free: %p\n",
509 priv->dev->name, restart);
9e1634a7 510 goto fatal_error;
f917d580
MC
511 }
512
513 cpmac_write(priv->regs, CPMAC_RX_PTR(0), restart->mapping);
514 }
515
d95b39c3
MC
516 priv->rx_head = desc;
517 spin_unlock(&priv->rx_lock);
d95b39c3 518 if (unlikely(netif_msg_rx_status(priv)))
67d129d1
EK
519 printk(KERN_DEBUG "%s: poll processed %d packets\n",
520 priv->dev->name, received);
f917d580
MC
521 if (processed == 0) {
522 /* we ran out of packets to read,
523 * revert to interrupt-driven mode */
288379f0 524 napi_complete(napi);
d95b39c3
MC
525 cpmac_write(priv->regs, CPMAC_RX_INT_ENABLE, 1);
526 return 0;
527 }
528
529 return 1;
f917d580
MC
530
531fatal_error:
532 /* Something went horribly wrong.
533 * Reset hardware to try to recover rather than wedging. */
534
535 if (netif_msg_drv(priv)) {
536 printk(KERN_ERR "%s: cpmac_poll is confused. "
537 "Resetting hardware\n", priv->dev->name);
538 cpmac_dump_all_desc(priv->dev);
539 printk(KERN_DEBUG "%s: RX_PTR(0)=0x%08x RX_ACK(0)=0x%08x\n",
540 priv->dev->name,
541 cpmac_read(priv->regs, CPMAC_RX_PTR(0)),
542 cpmac_read(priv->regs, CPMAC_RX_ACK(0)));
543 }
544
545 spin_unlock(&priv->rx_lock);
288379f0 546 napi_complete(napi);
fd2ea0a7 547 netif_tx_stop_all_queues(priv->dev);
f917d580
MC
548 napi_disable(&priv->napi);
549
550 atomic_inc(&priv->reset_pending);
551 cpmac_hw_stop(priv->dev);
552 if (!schedule_work(&priv->reset_work))
553 atomic_dec(&priv->reset_pending);
554 return 0;
555
d95b39c3
MC
556}
557
558static int cpmac_start_xmit(struct sk_buff *skb, struct net_device *dev)
559{
8f587770
PB
560 int queue;
561 unsigned int len;
d95b39c3
MC
562 struct cpmac_desc *desc;
563 struct cpmac_priv *priv = netdev_priv(dev);
564
f917d580
MC
565 if (unlikely(atomic_read(&priv->reset_pending)))
566 return NETDEV_TX_BUSY;
567
6cd043d9
MC
568 if (unlikely(skb_padto(skb, ETH_ZLEN)))
569 return NETDEV_TX_OK;
d95b39c3 570
8f587770 571 len = max_t(unsigned int, skb->len, ETH_ZLEN);
ba596a01 572 queue = skb_get_queue_mapping(skb);
d95b39c3 573 netif_stop_subqueue(dev, queue);
d95b39c3
MC
574
575 desc = &priv->desc_ring[queue];
576 if (unlikely(desc->dataflags & CPMAC_OWN)) {
577 if (netif_msg_tx_err(priv) && net_ratelimit())
6cd043d9 578 printk(KERN_WARNING "%s: tx dma ring full\n",
d95b39c3 579 dev->name);
6cd043d9 580 return NETDEV_TX_BUSY;
d95b39c3
MC
581 }
582
583 spin_lock(&priv->lock);
d95b39c3
MC
584 spin_unlock(&priv->lock);
585 desc->dataflags = CPMAC_SOP | CPMAC_EOP | CPMAC_OWN;
586 desc->skb = skb;
587 desc->data_mapping = dma_map_single(&dev->dev, skb->data, len,
588 DMA_TO_DEVICE);
589 desc->hw_data = (u32)desc->data_mapping;
590 desc->datalen = len;
591 desc->buflen = len;
592 if (unlikely(netif_msg_tx_queued(priv)))
593 printk(KERN_DEBUG "%s: sending 0x%p, len=%d\n", dev->name, skb,
594 skb->len);
595 if (unlikely(netif_msg_hw(priv)))
596 cpmac_dump_desc(dev, desc);
597 if (unlikely(netif_msg_pktdata(priv)))
598 cpmac_dump_skb(dev, skb);
599 cpmac_write(priv->regs, CPMAC_TX_PTR(queue), (u32)desc->mapping);
600
6cd043d9 601 return NETDEV_TX_OK;
d95b39c3
MC
602}
603
604static void cpmac_end_xmit(struct net_device *dev, int queue)
605{
606 struct cpmac_desc *desc;
607 struct cpmac_priv *priv = netdev_priv(dev);
608
609 desc = &priv->desc_ring[queue];
610 cpmac_write(priv->regs, CPMAC_TX_ACK(queue), (u32)desc->mapping);
611 if (likely(desc->skb)) {
612 spin_lock(&priv->lock);
613 dev->stats.tx_packets++;
614 dev->stats.tx_bytes += desc->skb->len;
615 spin_unlock(&priv->lock);
616 dma_unmap_single(&dev->dev, desc->data_mapping, desc->skb->len,
617 DMA_TO_DEVICE);
618
619 if (unlikely(netif_msg_tx_done(priv)))
620 printk(KERN_DEBUG "%s: sent 0x%p, len=%d\n", dev->name,
621 desc->skb, desc->skb->len);
622
623 dev_kfree_skb_irq(desc->skb);
624 desc->skb = NULL;
0220ff7f 625 if (__netif_subqueue_stopped(dev, queue))
d95b39c3 626 netif_wake_subqueue(dev, queue);
d95b39c3
MC
627 } else {
628 if (netif_msg_tx_err(priv) && net_ratelimit())
629 printk(KERN_WARNING
630 "%s: end_xmit: spurious interrupt\n", dev->name);
0220ff7f 631 if (__netif_subqueue_stopped(dev, queue))
d95b39c3 632 netif_wake_subqueue(dev, queue);
d95b39c3
MC
633 }
634}
635
636static void cpmac_hw_stop(struct net_device *dev)
637{
638 int i;
639 struct cpmac_priv *priv = netdev_priv(dev);
640 struct plat_cpmac_data *pdata = priv->pdev->dev.platform_data;
641
642 ar7_device_reset(pdata->reset_bit);
643 cpmac_write(priv->regs, CPMAC_RX_CONTROL,
644 cpmac_read(priv->regs, CPMAC_RX_CONTROL) & ~1);
645 cpmac_write(priv->regs, CPMAC_TX_CONTROL,
646 cpmac_read(priv->regs, CPMAC_TX_CONTROL) & ~1);
647 for (i = 0; i < 8; i++) {
648 cpmac_write(priv->regs, CPMAC_TX_PTR(i), 0);
649 cpmac_write(priv->regs, CPMAC_RX_PTR(i), 0);
650 }
651 cpmac_write(priv->regs, CPMAC_UNICAST_CLEAR, 0xff);
652 cpmac_write(priv->regs, CPMAC_RX_INT_CLEAR, 0xff);
653 cpmac_write(priv->regs, CPMAC_TX_INT_CLEAR, 0xff);
654 cpmac_write(priv->regs, CPMAC_MAC_INT_CLEAR, 0xff);
655 cpmac_write(priv->regs, CPMAC_MAC_CONTROL,
656 cpmac_read(priv->regs, CPMAC_MAC_CONTROL) & ~MAC_MII);
657}
658
659static void cpmac_hw_start(struct net_device *dev)
660{
661 int i;
662 struct cpmac_priv *priv = netdev_priv(dev);
663 struct plat_cpmac_data *pdata = priv->pdev->dev.platform_data;
664
665 ar7_device_reset(pdata->reset_bit);
666 for (i = 0; i < 8; i++) {
667 cpmac_write(priv->regs, CPMAC_TX_PTR(i), 0);
668 cpmac_write(priv->regs, CPMAC_RX_PTR(i), 0);
669 }
670 cpmac_write(priv->regs, CPMAC_RX_PTR(0), priv->rx_head->mapping);
671
672 cpmac_write(priv->regs, CPMAC_MBP, MBP_RXSHORT | MBP_RXBCAST |
673 MBP_RXMCAST);
674 cpmac_write(priv->regs, CPMAC_BUFFER_OFFSET, 0);
675 for (i = 0; i < 8; i++)
676 cpmac_write(priv->regs, CPMAC_MAC_ADDR_LO(i), dev->dev_addr[5]);
677 cpmac_write(priv->regs, CPMAC_MAC_ADDR_MID, dev->dev_addr[4]);
678 cpmac_write(priv->regs, CPMAC_MAC_ADDR_HI, dev->dev_addr[0] |
679 (dev->dev_addr[1] << 8) | (dev->dev_addr[2] << 16) |
680 (dev->dev_addr[3] << 24));
681 cpmac_write(priv->regs, CPMAC_MAX_LENGTH, CPMAC_SKB_SIZE);
682 cpmac_write(priv->regs, CPMAC_UNICAST_CLEAR, 0xff);
683 cpmac_write(priv->regs, CPMAC_RX_INT_CLEAR, 0xff);
684 cpmac_write(priv->regs, CPMAC_TX_INT_CLEAR, 0xff);
685 cpmac_write(priv->regs, CPMAC_MAC_INT_CLEAR, 0xff);
686 cpmac_write(priv->regs, CPMAC_UNICAST_ENABLE, 1);
687 cpmac_write(priv->regs, CPMAC_RX_INT_ENABLE, 1);
688 cpmac_write(priv->regs, CPMAC_TX_INT_ENABLE, 0xff);
689 cpmac_write(priv->regs, CPMAC_MAC_INT_ENABLE, 3);
690
691 cpmac_write(priv->regs, CPMAC_RX_CONTROL,
692 cpmac_read(priv->regs, CPMAC_RX_CONTROL) | 1);
693 cpmac_write(priv->regs, CPMAC_TX_CONTROL,
694 cpmac_read(priv->regs, CPMAC_TX_CONTROL) | 1);
695 cpmac_write(priv->regs, CPMAC_MAC_CONTROL,
696 cpmac_read(priv->regs, CPMAC_MAC_CONTROL) | MAC_MII |
697 MAC_FDX);
698}
699
700static void cpmac_clear_rx(struct net_device *dev)
701{
702 struct cpmac_priv *priv = netdev_priv(dev);
703 struct cpmac_desc *desc;
704 int i;
705 if (unlikely(!priv->rx_head))
706 return;
707 desc = priv->rx_head;
708 for (i = 0; i < priv->ring_size; i++) {
709 if ((desc->dataflags & CPMAC_OWN) == 0) {
710 if (netif_msg_rx_err(priv) && net_ratelimit())
711 printk(KERN_WARNING "%s: packet dropped\n",
712 dev->name);
713 if (unlikely(netif_msg_hw(priv)))
714 cpmac_dump_desc(dev, desc);
715 desc->dataflags = CPMAC_OWN;
716 dev->stats.rx_dropped++;
717 }
f917d580 718 desc->hw_next = desc->next->mapping;
d95b39c3
MC
719 desc = desc->next;
720 }
f917d580 721 priv->rx_head->prev->hw_next = 0;
d95b39c3
MC
722}
723
724static void cpmac_clear_tx(struct net_device *dev)
725{
726 struct cpmac_priv *priv = netdev_priv(dev);
727 int i;
728 if (unlikely(!priv->desc_ring))
729 return;
6cd043d9
MC
730 for (i = 0; i < CPMAC_QUEUES; i++) {
731 priv->desc_ring[i].dataflags = 0;
d95b39c3
MC
732 if (priv->desc_ring[i].skb) {
733 dev_kfree_skb_any(priv->desc_ring[i].skb);
f917d580 734 priv->desc_ring[i].skb = NULL;
d95b39c3 735 }
6cd043d9 736 }
d95b39c3
MC
737}
738
739static void cpmac_hw_error(struct work_struct *work)
740{
741 struct cpmac_priv *priv =
742 container_of(work, struct cpmac_priv, reset_work);
743
744 spin_lock(&priv->rx_lock);
745 cpmac_clear_rx(priv->dev);
746 spin_unlock(&priv->rx_lock);
747 cpmac_clear_tx(priv->dev);
748 cpmac_hw_start(priv->dev);
f917d580
MC
749 barrier();
750 atomic_dec(&priv->reset_pending);
751
fd2ea0a7 752 netif_tx_wake_all_queues(priv->dev);
f917d580
MC
753 cpmac_write(priv->regs, CPMAC_MAC_INT_ENABLE, 3);
754}
755
756static void cpmac_check_status(struct net_device *dev)
757{
758 struct cpmac_priv *priv = netdev_priv(dev);
759
760 u32 macstatus = cpmac_read(priv->regs, CPMAC_MAC_STATUS);
761 int rx_channel = (macstatus >> 8) & 7;
762 int rx_code = (macstatus >> 12) & 15;
763 int tx_channel = (macstatus >> 16) & 7;
764 int tx_code = (macstatus >> 20) & 15;
765
766 if (rx_code || tx_code) {
767 if (netif_msg_drv(priv) && net_ratelimit()) {
768 /* Can't find any documentation on what these
769 *error codes actually are. So just log them and hope..
770 */
771 if (rx_code)
772 printk(KERN_WARNING "%s: host error %d on rx "
773 "channel %d (macstatus %08x), resetting\n",
774 dev->name, rx_code, rx_channel, macstatus);
775 if (tx_code)
776 printk(KERN_WARNING "%s: host error %d on tx "
777 "channel %d (macstatus %08x), resetting\n",
778 dev->name, tx_code, tx_channel, macstatus);
779 }
780
fd2ea0a7 781 netif_tx_stop_all_queues(dev);
f917d580
MC
782 cpmac_hw_stop(dev);
783 if (schedule_work(&priv->reset_work))
784 atomic_inc(&priv->reset_pending);
785 if (unlikely(netif_msg_hw(priv)))
786 cpmac_dump_regs(dev);
787 }
788 cpmac_write(priv->regs, CPMAC_MAC_INT_CLEAR, 0xff);
d95b39c3
MC
789}
790
791static irqreturn_t cpmac_irq(int irq, void *dev_id)
792{
793 struct net_device *dev = dev_id;
794 struct cpmac_priv *priv;
795 int queue;
796 u32 status;
797
d95b39c3
MC
798 priv = netdev_priv(dev);
799
800 status = cpmac_read(priv->regs, CPMAC_MAC_INT_VECTOR);
801
802 if (unlikely(netif_msg_intr(priv)))
803 printk(KERN_DEBUG "%s: interrupt status: 0x%08x\n", dev->name,
804 status);
805
806 if (status & MAC_INT_TX)
807 cpmac_end_xmit(dev, (status & 7));
808
809 if (status & MAC_INT_RX) {
810 queue = (status >> 8) & 7;
288379f0 811 if (napi_schedule_prep(&priv->napi)) {
67d129d1 812 cpmac_write(priv->regs, CPMAC_RX_INT_CLEAR, 1 << queue);
288379f0 813 __napi_schedule(&priv->napi);
67d129d1 814 }
d95b39c3
MC
815 }
816
817 cpmac_write(priv->regs, CPMAC_MAC_EOI_VECTOR, 0);
818
f917d580
MC
819 if (unlikely(status & (MAC_INT_HOST | MAC_INT_STATUS)))
820 cpmac_check_status(dev);
d95b39c3
MC
821
822 return IRQ_HANDLED;
823}
824
825static void cpmac_tx_timeout(struct net_device *dev)
826{
f917d580 827 struct cpmac_priv *priv = netdev_priv(dev);
d95b39c3
MC
828
829 spin_lock(&priv->lock);
830 dev->stats.tx_errors++;
831 spin_unlock(&priv->lock);
832 if (netif_msg_tx_err(priv) && net_ratelimit())
833 printk(KERN_WARNING "%s: transmit timeout\n", dev->name);
f917d580
MC
834
835 atomic_inc(&priv->reset_pending);
836 barrier();
837 cpmac_clear_tx(dev);
838 barrier();
839 atomic_dec(&priv->reset_pending);
840
fd2ea0a7 841 netif_tx_wake_all_queues(priv->dev);
d95b39c3
MC
842}
843
844static int cpmac_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
845{
846 struct cpmac_priv *priv = netdev_priv(dev);
847 if (!(netif_running(dev)))
848 return -EINVAL;
849 if (!priv->phy)
850 return -EINVAL;
d95b39c3 851
28b04113 852 return phy_mii_ioctl(priv->phy, ifr, cmd);
d95b39c3
MC
853}
854
855static int cpmac_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
856{
857 struct cpmac_priv *priv = netdev_priv(dev);
858
859 if (priv->phy)
860 return phy_ethtool_gset(priv->phy, cmd);
861
862 return -EINVAL;
863}
864
865static int cpmac_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
866{
867 struct cpmac_priv *priv = netdev_priv(dev);
868
869 if (!capable(CAP_NET_ADMIN))
870 return -EPERM;
871
872 if (priv->phy)
873 return phy_ethtool_sset(priv->phy, cmd);
874
875 return -EINVAL;
876}
877
559764d1
FF
878static void cpmac_get_ringparam(struct net_device *dev,
879 struct ethtool_ringparam *ring)
d95b39c3
MC
880{
881 struct cpmac_priv *priv = netdev_priv(dev);
882
883 ring->rx_max_pending = 1024;
884 ring->rx_mini_max_pending = 1;
885 ring->rx_jumbo_max_pending = 1;
886 ring->tx_max_pending = 1;
887
888 ring->rx_pending = priv->ring_size;
889 ring->rx_mini_pending = 1;
890 ring->rx_jumbo_pending = 1;
891 ring->tx_pending = 1;
892}
893
559764d1
FF
894static int cpmac_set_ringparam(struct net_device *dev,
895 struct ethtool_ringparam *ring)
d95b39c3
MC
896{
897 struct cpmac_priv *priv = netdev_priv(dev);
898
6cd043d9 899 if (netif_running(dev))
d95b39c3
MC
900 return -EBUSY;
901 priv->ring_size = ring->rx_pending;
902 return 0;
903}
904
905static void cpmac_get_drvinfo(struct net_device *dev,
906 struct ethtool_drvinfo *info)
907{
7826d43f
JP
908 strlcpy(info->driver, "cpmac", sizeof(info->driver));
909 strlcpy(info->version, CPMAC_VERSION, sizeof(info->version));
910 snprintf(info->bus_info, sizeof(info->bus_info), "%s", "cpmac");
d95b39c3
MC
911 info->regdump_len = 0;
912}
913
914static const struct ethtool_ops cpmac_ethtool_ops = {
915 .get_settings = cpmac_get_settings,
916 .set_settings = cpmac_set_settings,
917 .get_drvinfo = cpmac_get_drvinfo,
918 .get_link = ethtool_op_get_link,
919 .get_ringparam = cpmac_get_ringparam,
920 .set_ringparam = cpmac_set_ringparam,
921};
922
923static void cpmac_adjust_link(struct net_device *dev)
924{
925 struct cpmac_priv *priv = netdev_priv(dev);
926 int new_state = 0;
927
928 spin_lock(&priv->lock);
929 if (priv->phy->link) {
fd2ea0a7 930 netif_tx_start_all_queues(dev);
d95b39c3
MC
931 if (priv->phy->duplex != priv->oldduplex) {
932 new_state = 1;
933 priv->oldduplex = priv->phy->duplex;
934 }
935
936 if (priv->phy->speed != priv->oldspeed) {
937 new_state = 1;
938 priv->oldspeed = priv->phy->speed;
939 }
940
941 if (!priv->oldlink) {
942 new_state = 1;
943 priv->oldlink = 1;
d95b39c3
MC
944 }
945 } else if (priv->oldlink) {
d95b39c3
MC
946 new_state = 1;
947 priv->oldlink = 0;
948 priv->oldspeed = 0;
949 priv->oldduplex = -1;
950 }
951
952 if (new_state && netif_msg_link(priv) && net_ratelimit())
953 phy_print_status(priv->phy);
954
955 spin_unlock(&priv->lock);
956}
957
958static int cpmac_open(struct net_device *dev)
959{
960 int i, size, res;
961 struct cpmac_priv *priv = netdev_priv(dev);
962 struct resource *mem;
963 struct cpmac_desc *desc;
964 struct sk_buff *skb;
965
d95b39c3 966 mem = platform_get_resource_byname(priv->pdev, IORESOURCE_MEM, "regs");
7e307c7a 967 if (!request_mem_region(mem->start, resource_size(mem), dev->name)) {
d95b39c3
MC
968 if (netif_msg_drv(priv))
969 printk(KERN_ERR "%s: failed to request registers\n",
970 dev->name);
971 res = -ENXIO;
972 goto fail_reserve;
973 }
974
7e307c7a 975 priv->regs = ioremap(mem->start, resource_size(mem));
d95b39c3
MC
976 if (!priv->regs) {
977 if (netif_msg_drv(priv))
978 printk(KERN_ERR "%s: failed to remap registers\n",
979 dev->name);
980 res = -ENXIO;
981 goto fail_remap;
982 }
983
984 size = priv->ring_size + CPMAC_QUEUES;
985 priv->desc_ring = dma_alloc_coherent(&dev->dev,
986 sizeof(struct cpmac_desc) * size,
987 &priv->dma_ring,
988 GFP_KERNEL);
989 if (!priv->desc_ring) {
990 res = -ENOMEM;
991 goto fail_alloc;
992 }
993
994 for (i = 0; i < size; i++)
995 priv->desc_ring[i].mapping = priv->dma_ring + sizeof(*desc) * i;
996
997 priv->rx_head = &priv->desc_ring[CPMAC_QUEUES];
998 for (i = 0, desc = priv->rx_head; i < priv->ring_size; i++, desc++) {
89d71a66 999 skb = netdev_alloc_skb_ip_align(dev, CPMAC_SKB_SIZE);
d95b39c3
MC
1000 if (unlikely(!skb)) {
1001 res = -ENOMEM;
1002 goto fail_desc;
1003 }
d95b39c3
MC
1004 desc->skb = skb;
1005 desc->data_mapping = dma_map_single(&dev->dev, skb->data,
1006 CPMAC_SKB_SIZE,
1007 DMA_FROM_DEVICE);
1008 desc->hw_data = (u32)desc->data_mapping;
1009 desc->buflen = CPMAC_SKB_SIZE;
1010 desc->dataflags = CPMAC_OWN;
1011 desc->next = &priv->rx_head[(i + 1) % priv->ring_size];
f917d580 1012 desc->next->prev = desc;
d95b39c3
MC
1013 desc->hw_next = (u32)desc->next->mapping;
1014 }
1015
f917d580
MC
1016 priv->rx_head->prev->hw_next = (u32)0;
1017
559764d1
FF
1018 res = request_irq(dev->irq, cpmac_irq, IRQF_SHARED, dev->name, dev);
1019 if (res) {
d95b39c3
MC
1020 if (netif_msg_drv(priv))
1021 printk(KERN_ERR "%s: failed to obtain irq\n",
1022 dev->name);
1023 goto fail_irq;
1024 }
1025
f917d580 1026 atomic_set(&priv->reset_pending, 0);
d95b39c3
MC
1027 INIT_WORK(&priv->reset_work, cpmac_hw_error);
1028 cpmac_hw_start(dev);
1029
67d129d1 1030 napi_enable(&priv->napi);
d95b39c3
MC
1031 priv->phy->state = PHY_CHANGELINK;
1032 phy_start(priv->phy);
1033
1034 return 0;
1035
1036fail_irq:
1037fail_desc:
1038 for (i = 0; i < priv->ring_size; i++) {
1039 if (priv->rx_head[i].skb) {
1040 dma_unmap_single(&dev->dev,
1041 priv->rx_head[i].data_mapping,
1042 CPMAC_SKB_SIZE,
1043 DMA_FROM_DEVICE);
1044 kfree_skb(priv->rx_head[i].skb);
1045 }
1046 }
1047fail_alloc:
1048 kfree(priv->desc_ring);
1049 iounmap(priv->regs);
1050
1051fail_remap:
7e307c7a 1052 release_mem_region(mem->start, resource_size(mem));
d95b39c3
MC
1053
1054fail_reserve:
d95b39c3
MC
1055 return res;
1056}
1057
1058static int cpmac_stop(struct net_device *dev)
1059{
1060 int i;
1061 struct cpmac_priv *priv = netdev_priv(dev);
1062 struct resource *mem;
1063
fd2ea0a7 1064 netif_tx_stop_all_queues(dev);
d95b39c3
MC
1065
1066 cancel_work_sync(&priv->reset_work);
67d129d1 1067 napi_disable(&priv->napi);
d95b39c3 1068 phy_stop(priv->phy);
d95b39c3
MC
1069
1070 cpmac_hw_stop(dev);
1071
1072 for (i = 0; i < 8; i++)
1073 cpmac_write(priv->regs, CPMAC_TX_PTR(i), 0);
1074 cpmac_write(priv->regs, CPMAC_RX_PTR(0), 0);
1075 cpmac_write(priv->regs, CPMAC_MBP, 0);
1076
1077 free_irq(dev->irq, dev);
1078 iounmap(priv->regs);
1079 mem = platform_get_resource_byname(priv->pdev, IORESOURCE_MEM, "regs");
7e307c7a 1080 release_mem_region(mem->start, resource_size(mem));
d95b39c3
MC
1081 priv->rx_head = &priv->desc_ring[CPMAC_QUEUES];
1082 for (i = 0; i < priv->ring_size; i++) {
1083 if (priv->rx_head[i].skb) {
1084 dma_unmap_single(&dev->dev,
1085 priv->rx_head[i].data_mapping,
1086 CPMAC_SKB_SIZE,
1087 DMA_FROM_DEVICE);
1088 kfree_skb(priv->rx_head[i].skb);
1089 }
1090 }
1091
1092 dma_free_coherent(&dev->dev, sizeof(struct cpmac_desc) *
1093 (CPMAC_QUEUES + priv->ring_size),
1094 priv->desc_ring, priv->dma_ring);
1095 return 0;
1096}
1097
63ef7d89
AB
1098static const struct net_device_ops cpmac_netdev_ops = {
1099 .ndo_open = cpmac_open,
1100 .ndo_stop = cpmac_stop,
1101 .ndo_start_xmit = cpmac_start_xmit,
1102 .ndo_tx_timeout = cpmac_tx_timeout,
afc4b13d 1103 .ndo_set_rx_mode = cpmac_set_multicast_list,
6a9b6546 1104 .ndo_do_ioctl = cpmac_ioctl,
63ef7d89
AB
1105 .ndo_set_config = cpmac_config,
1106 .ndo_change_mtu = eth_change_mtu,
1107 .ndo_validate_addr = eth_validate_addr,
1108 .ndo_set_mac_address = eth_mac_addr,
1109};
1110
d95b39c3
MC
1111static int external_switch;
1112
f57ae66e 1113static int cpmac_probe(struct platform_device *pdev)
d95b39c3 1114{
69bd4ae5 1115 int rc, phy_id;
762c6aa1 1116 char mdio_bus_id[MII_BUS_ID_SIZE];
d95b39c3
MC
1117 struct resource *mem;
1118 struct cpmac_priv *priv;
1119 struct net_device *dev;
1120 struct plat_cpmac_data *pdata;
1121
1122 pdata = pdev->dev.platform_data;
1123
76e61eaa 1124 if (external_switch || dumb_switch) {
a19c5d68 1125 strncpy(mdio_bus_id, "fixed-0", MII_BUS_ID_SIZE); /* fixed phys bus */
76e61eaa
FF
1126 phy_id = pdev->id;
1127 } else {
1128 for (phy_id = 0; phy_id < PHY_MAX_ADDR; phy_id++) {
1129 if (!(pdata->phy_mask & (1 << phy_id)))
1130 continue;
1131 if (!cpmac_mii->phy_map[phy_id])
1132 continue;
762c6aa1 1133 strncpy(mdio_bus_id, cpmac_mii->id, MII_BUS_ID_SIZE);
76e61eaa
FF
1134 break;
1135 }
d95b39c3
MC
1136 }
1137
1138 if (phy_id == PHY_MAX_ADDR) {
559764d1
FF
1139 dev_err(&pdev->dev, "no PHY present, falling back "
1140 "to switch on MDIO bus 0\n");
a19c5d68 1141 strncpy(mdio_bus_id, "fixed-0", MII_BUS_ID_SIZE); /* fixed phys bus */
9fba1c31 1142 phy_id = pdev->id;
d95b39c3
MC
1143 }
1144
1145 dev = alloc_etherdev_mq(sizeof(*priv), CPMAC_QUEUES);
41de8d4c 1146 if (!dev)
d95b39c3 1147 return -ENOMEM;
d95b39c3
MC
1148
1149 platform_set_drvdata(pdev, dev);
1150 priv = netdev_priv(dev);
1151
1152 priv->pdev = pdev;
1153 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "regs");
1154 if (!mem) {
1155 rc = -ENODEV;
1156 goto fail;
1157 }
1158
1159 dev->irq = platform_get_irq_byname(pdev, "irq");
1160
63ef7d89
AB
1161 dev->netdev_ops = &cpmac_netdev_ops;
1162 dev->ethtool_ops = &cpmac_ethtool_ops;
d95b39c3 1163
67d129d1
EK
1164 netif_napi_add(dev, &priv->napi, cpmac_poll, 64);
1165
d95b39c3
MC
1166 spin_lock_init(&priv->lock);
1167 spin_lock_init(&priv->rx_lock);
1168 priv->dev = dev;
1169 priv->ring_size = 64;
1170 priv->msg_enable = netif_msg_init(debug_level, 0xff);
2447f2f3 1171 memcpy(dev->dev_addr, pdata->dev_addr, sizeof(pdata->dev_addr));
b88219f8 1172
559764d1
FF
1173 snprintf(priv->phy_name, MII_BUS_ID_SIZE, PHY_ID_FMT,
1174 mdio_bus_id, phy_id);
76e61eaa 1175
f9a8f83b
FF
1176 priv->phy = phy_connect(dev, priv->phy_name, cpmac_adjust_link,
1177 PHY_INTERFACE_MODE_MII);
76e61eaa 1178
b88219f8
EK
1179 if (IS_ERR(priv->phy)) {
1180 if (netif_msg_drv(priv))
1181 printk(KERN_ERR "%s: Could not attach to PHY\n",
1182 dev->name);
ed770f01
FF
1183 rc = PTR_ERR(priv->phy);
1184 goto fail;
b88219f8 1185 }
d95b39c3 1186
559764d1
FF
1187 rc = register_netdev(dev);
1188 if (rc) {
d95b39c3
MC
1189 printk(KERN_ERR "cpmac: error %i registering device %s\n", rc,
1190 dev->name);
1191 goto fail;
1192 }
1193
1194 if (netif_msg_probe(priv)) {
1195 printk(KERN_INFO
df523b5c 1196 "cpmac: device %s (regs: %p, irq: %d, phy: %s, "
e174961c
JB
1197 "mac: %pM)\n", dev->name, (void *)mem->start, dev->irq,
1198 priv->phy_name, dev->dev_addr);
d95b39c3
MC
1199 }
1200 return 0;
1201
1202fail:
1203 free_netdev(dev);
1204 return rc;
1205}
1206
f57ae66e 1207static int cpmac_remove(struct platform_device *pdev)
d95b39c3
MC
1208{
1209 struct net_device *dev = platform_get_drvdata(pdev);
1210 unregister_netdev(dev);
1211 free_netdev(dev);
1212 return 0;
1213}
1214
1215static struct platform_driver cpmac_driver = {
1216 .driver.name = "cpmac",
72abb461 1217 .driver.owner = THIS_MODULE,
d95b39c3 1218 .probe = cpmac_probe,
f57ae66e 1219 .remove = cpmac_remove,
d95b39c3
MC
1220};
1221
f57ae66e 1222int cpmac_init(void)
d95b39c3
MC
1223{
1224 u32 mask;
1225 int i, res;
1226
298cf9be
LB
1227 cpmac_mii = mdiobus_alloc();
1228 if (cpmac_mii == NULL)
1229 return -ENOMEM;
1230
1231 cpmac_mii->name = "cpmac-mii";
1232 cpmac_mii->read = cpmac_mdio_read;
1233 cpmac_mii->write = cpmac_mdio_write;
1234 cpmac_mii->reset = cpmac_mdio_reset;
1235 cpmac_mii->irq = mii_irqs;
1236
1237 cpmac_mii->priv = ioremap(AR7_REGS_MDIO, 256);
d95b39c3 1238
298cf9be 1239 if (!cpmac_mii->priv) {
d95b39c3 1240 printk(KERN_ERR "Can't ioremap mdio registers\n");
298cf9be
LB
1241 res = -ENXIO;
1242 goto fail_alloc;
d95b39c3
MC
1243 }
1244
ab4de16c 1245 /* FIXME: unhardcode gpio&reset bits */
d95b39c3
MC
1246 ar7_gpio_disable(26);
1247 ar7_gpio_disable(27);
1248 ar7_device_reset(AR7_RESET_BIT_CPMAC_LO);
1249 ar7_device_reset(AR7_RESET_BIT_CPMAC_HI);
1250 ar7_device_reset(AR7_RESET_BIT_EPHY);
1251
298cf9be 1252 cpmac_mii->reset(cpmac_mii);
d95b39c3 1253
559764d1
FF
1254 for (i = 0; i < 300; i++) {
1255 mask = cpmac_read(cpmac_mii->priv, CPMAC_MDIO_ALIVE);
1256 if (mask)
d95b39c3
MC
1257 break;
1258 else
e4540aa9 1259 msleep(10);
559764d1 1260 }
d95b39c3
MC
1261
1262 mask &= 0x7fffffff;
1263 if (mask & (mask - 1)) {
1264 external_switch = 1;
1265 mask = 0;
1266 }
1267
298cf9be 1268 cpmac_mii->phy_mask = ~(mask | 0x80000000);
d1733f07 1269 snprintf(cpmac_mii->id, MII_BUS_ID_SIZE, "cpmac-1");
d95b39c3 1270
298cf9be 1271 res = mdiobus_register(cpmac_mii);
d95b39c3
MC
1272 if (res)
1273 goto fail_mii;
1274
1275 res = platform_driver_register(&cpmac_driver);
1276 if (res)
1277 goto fail_cpmac;
1278
1279 return 0;
1280
1281fail_cpmac:
298cf9be 1282 mdiobus_unregister(cpmac_mii);
d95b39c3
MC
1283
1284fail_mii:
298cf9be
LB
1285 iounmap(cpmac_mii->priv);
1286
1287fail_alloc:
1288 mdiobus_free(cpmac_mii);
d95b39c3
MC
1289
1290 return res;
1291}
1292
f57ae66e 1293void cpmac_exit(void)
d95b39c3
MC
1294{
1295 platform_driver_unregister(&cpmac_driver);
298cf9be 1296 mdiobus_unregister(cpmac_mii);
298cf9be 1297 iounmap(cpmac_mii->priv);
48a29516 1298 mdiobus_free(cpmac_mii);
d95b39c3
MC
1299}
1300
1301module_init(cpmac_init);
1302module_exit(cpmac_exit);