Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * This file is subject to the terms and conditions of the GNU General Public | |
3 | * License. See the file "COPYING" in the main directory of this archive | |
4 | * for more details. | |
5 | * | |
6 | * Copyright (C) 1996, 1997, 1998, 2001 by Ralf Baechle | |
7 | */ | |
8 | #ifndef _ASM_BRANCH_H | |
9 | #define _ASM_BRANCH_H | |
10 | ||
11 | #include <asm/ptrace.h> | |
d8d4e3ae | 12 | #include <asm/inst.h> |
1da177e4 | 13 | |
fb6883e5 LY |
14 | extern int __isa_exception_epc(struct pt_regs *regs); |
15 | extern int __compute_return_epc(struct pt_regs *regs); | |
16 | extern int __compute_return_epc_for_insn(struct pt_regs *regs, | |
17 | union mips_instruction insn); | |
18 | extern int __microMIPS_compute_return_epc(struct pt_regs *regs); | |
8508488f | 19 | extern int __MIPS16e_compute_return_epc(struct pt_regs *regs); |
fb6883e5 LY |
20 | |
21 | ||
1da177e4 LT |
22 | static inline int delay_slot(struct pt_regs *regs) |
23 | { | |
24 | return regs->cp0_cause & CAUSEF_BD; | |
25 | } | |
26 | ||
27 | static inline unsigned long exception_epc(struct pt_regs *regs) | |
28 | { | |
fb6883e5 | 29 | if (likely(!delay_slot(regs))) |
1da177e4 LT |
30 | return regs->cp0_epc; |
31 | ||
fb6883e5 LY |
32 | if (get_isa16_mode(regs->cp0_epc)) |
33 | return __isa_exception_epc(regs); | |
34 | ||
1da177e4 LT |
35 | return regs->cp0_epc + 4; |
36 | } | |
37 | ||
d8d4e3ae MS |
38 | #define BRANCH_LIKELY_TAKEN 0x0001 |
39 | ||
1da177e4 LT |
40 | static inline int compute_return_epc(struct pt_regs *regs) |
41 | { | |
fb6883e5 LY |
42 | if (get_isa16_mode(regs->cp0_epc)) { |
43 | if (cpu_has_mmips) | |
44 | return __microMIPS_compute_return_epc(regs); | |
8508488f SH |
45 | if (cpu_has_mips16) |
46 | return __MIPS16e_compute_return_epc(regs); | |
2121b630 | 47 | } else if (!delay_slot(regs)) { |
1da177e4 LT |
48 | regs->cp0_epc += 4; |
49 | return 0; | |
50 | } | |
51 | ||
52 | return __compute_return_epc(regs); | |
53 | } | |
54 | ||
8508488f SH |
55 | static inline int MIPS16e_compute_return_epc(struct pt_regs *regs, |
56 | union mips16e_instruction *inst) | |
57 | { | |
58 | if (likely(!delay_slot(regs))) { | |
59 | if (inst->ri.opcode == MIPS16e_extend_op) { | |
60 | regs->cp0_epc += 4; | |
61 | return 0; | |
62 | } | |
63 | regs->cp0_epc += 2; | |
64 | return 0; | |
65 | } | |
66 | ||
67 | return __MIPS16e_compute_return_epc(regs); | |
68 | } | |
69 | ||
1da177e4 | 70 | #endif /* _ASM_BRANCH_H */ |