pinctrl/u300/coh901: stop spawning pinctrl from GPIO
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / pinctrl / pinctrl-coh901.c
CommitLineData
bd41b99d 1/*
c103de24 2 * U300 GPIO module.
bd41b99d 3 *
04b13de6 4 * Copyright (C) 2007-2012 ST-Ericsson AB
bd41b99d 5 * License terms: GNU General Public License (GPL) version 2
bd41b99d 6 * COH 901 571/3 - Used in DB3210 (U365 2.0) and DB3350 (U335 1.0)
cc890cd7 7 * Author: Linus Walleij <linus.walleij@linaro.org>
bd41b99d 8 * Author: Jonas Aaberg <jonas.aberg@stericsson.com>
bd41b99d
LW
9 */
10#include <linux/module.h>
cc890cd7 11#include <linux/irq.h>
bd41b99d
LW
12#include <linux/interrupt.h>
13#include <linux/delay.h>
14#include <linux/errno.h>
15#include <linux/io.h>
a6c45b99 16#include <linux/irqdomain.h>
bd41b99d
LW
17#include <linux/clk.h>
18#include <linux/err.h>
19#include <linux/platform_device.h>
20#include <linux/gpio.h>
cc890cd7
LW
21#include <linux/list.h>
22#include <linux/slab.h>
28a8d14c 23#include <linux/pinctrl/consumer.h>
dc0b1aa3 24#include <linux/pinctrl/pinconf-generic.h>
65172850 25#include <linux/platform_data/pinctrl-coh901.h>
dc0b1aa3 26#include "pinctrl-coh901.h"
bd41b99d 27
04b13de6 28#define U300_GPIO_PORT_STRIDE (0x30)
cc890cd7 29/*
04b13de6
LW
30 * Control Register 32bit (R/W)
31 * bit 15-9 (mask 0x0000FE00) contains the number of cores. 8*cores
32 * gives the number of GPIO pins.
33 * bit 8-2 (mask 0x000001FC) contains the core version ID.
cc890cd7 34 */
04b13de6
LW
35#define U300_GPIO_CR (0x00)
36#define U300_GPIO_CR_SYNC_SEL_ENABLE (0x00000002UL)
37#define U300_GPIO_CR_BLOCK_CLKRQ_ENABLE (0x00000001UL)
38#define U300_GPIO_PXPDIR (0x04)
39#define U300_GPIO_PXPDOR (0x08)
40#define U300_GPIO_PXPCR (0x0C)
cc890cd7
LW
41#define U300_GPIO_PXPCR_ALL_PINS_MODE_MASK (0x0000FFFFUL)
42#define U300_GPIO_PXPCR_PIN_MODE_MASK (0x00000003UL)
43#define U300_GPIO_PXPCR_PIN_MODE_SHIFT (0x00000002UL)
44#define U300_GPIO_PXPCR_PIN_MODE_INPUT (0x00000000UL)
45#define U300_GPIO_PXPCR_PIN_MODE_OUTPUT_PUSH_PULL (0x00000001UL)
46#define U300_GPIO_PXPCR_PIN_MODE_OUTPUT_OPEN_DRAIN (0x00000002UL)
47#define U300_GPIO_PXPCR_PIN_MODE_OUTPUT_OPEN_SOURCE (0x00000003UL)
04b13de6
LW
48#define U300_GPIO_PXPER (0x10)
49#define U300_GPIO_PXPER_ALL_PULL_UP_DISABLE_MASK (0x000000FFUL)
50#define U300_GPIO_PXPER_PULL_UP_DISABLE (0x00000001UL)
51#define U300_GPIO_PXIEV (0x14)
52#define U300_GPIO_PXIEN (0x18)
53#define U300_GPIO_PXIFR (0x1C)
54#define U300_GPIO_PXICR (0x20)
cc890cd7
LW
55#define U300_GPIO_PXICR_ALL_IRQ_CONFIG_MASK (0x000000FFUL)
56#define U300_GPIO_PXICR_IRQ_CONFIG_MASK (0x00000001UL)
57#define U300_GPIO_PXICR_IRQ_CONFIG_FALLING_EDGE (0x00000000UL)
58#define U300_GPIO_PXICR_IRQ_CONFIG_RISING_EDGE (0x00000001UL)
cc890cd7
LW
59
60/* 8 bits per port, no version has more than 7 ports */
61#define U300_GPIO_PINS_PER_PORT 8
62#define U300_GPIO_MAX (U300_GPIO_PINS_PER_PORT * 7)
63
64struct u300_gpio {
65 struct gpio_chip chip;
66 struct list_head port_list;
67 struct clk *clk;
cc890cd7
LW
68 void __iomem *base;
69 struct device *dev;
cc890cd7
LW
70 u32 stride;
71 /* Register offsets */
72 u32 pcr;
73 u32 dor;
74 u32 dir;
75 u32 per;
76 u32 icr;
77 u32 ien;
78 u32 iev;
79};
bd41b99d
LW
80
81struct u300_gpio_port {
cc890cd7
LW
82 struct list_head node;
83 struct u300_gpio *gpio;
84 char name[8];
a6c45b99 85 struct irq_domain *domain;
bd41b99d
LW
86 int irq;
87 int number;
cc890cd7 88 u8 toggle_edge_mode;
bd41b99d
LW
89};
90
cc890cd7
LW
91/*
92 * Macro to expand to read a specific register found in the "gpio"
93 * struct. It requires the struct u300_gpio *gpio variable to exist in
94 * its context. It calculates the port offset from the given pin
95 * offset, muliplies by the port stride and adds the register offset
96 * so it provides a pointer to the desired register.
97 */
98#define U300_PIN_REG(pin, reg) \
99 (gpio->base + (pin >> 3) * gpio->stride + gpio->reg)
bd41b99d 100
cc890cd7
LW
101/*
102 * Provides a bitmask for a specific gpio pin inside an 8-bit GPIO
103 * register.
104 */
105#define U300_PIN_BIT(pin) \
106 (1 << (pin & 0x07))
bd41b99d 107
cc890cd7
LW
108struct u300_gpio_confdata {
109 u16 bias_mode;
110 bool output;
111 int outval;
bd41b99d
LW
112};
113
cc890cd7
LW
114/* BS335 has seven ports of 8 bits each = GPIO pins 0..55 */
115#define BS335_GPIO_NUM_PORTS 7
bd41b99d 116
cc890cd7 117#define U300_FLOATING_INPUT { \
a050b3ee 118 .bias_mode = PIN_CONFIG_BIAS_HIGH_IMPEDANCE, \
cc890cd7
LW
119 .output = false, \
120}
bd41b99d 121
cc890cd7 122#define U300_PULL_UP_INPUT { \
a050b3ee 123 .bias_mode = PIN_CONFIG_BIAS_PULL_UP, \
cc890cd7
LW
124 .output = false, \
125}
bd41b99d 126
cc890cd7
LW
127#define U300_OUTPUT_LOW { \
128 .output = true, \
129 .outval = 0, \
130}
bd41b99d 131
cc890cd7
LW
132#define U300_OUTPUT_HIGH { \
133 .output = true, \
134 .outval = 1, \
135}
bd41b99d 136
bd41b99d 137/* Initial configuration */
122dbe7e 138static const struct __initconst u300_gpio_confdata
cc890cd7 139bs335_gpio_config[BS335_GPIO_NUM_PORTS][U300_GPIO_PINS_PER_PORT] = {
bd41b99d
LW
140 /* Port 0, pins 0-7 */
141 {
cc890cd7
LW
142 U300_FLOATING_INPUT,
143 U300_OUTPUT_HIGH,
144 U300_FLOATING_INPUT,
145 U300_OUTPUT_LOW,
146 U300_OUTPUT_LOW,
147 U300_OUTPUT_LOW,
148 U300_OUTPUT_LOW,
149 U300_OUTPUT_LOW,
bd41b99d
LW
150 },
151 /* Port 1, pins 0-7 */
152 {
cc890cd7
LW
153 U300_OUTPUT_LOW,
154 U300_OUTPUT_LOW,
155 U300_OUTPUT_LOW,
156 U300_PULL_UP_INPUT,
157 U300_FLOATING_INPUT,
158 U300_OUTPUT_HIGH,
159 U300_OUTPUT_LOW,
160 U300_OUTPUT_LOW,
bd41b99d
LW
161 },
162 /* Port 2, pins 0-7 */
163 {
cc890cd7
LW
164 U300_FLOATING_INPUT,
165 U300_FLOATING_INPUT,
166 U300_FLOATING_INPUT,
167 U300_FLOATING_INPUT,
168 U300_OUTPUT_LOW,
169 U300_PULL_UP_INPUT,
170 U300_OUTPUT_LOW,
171 U300_PULL_UP_INPUT,
bd41b99d
LW
172 },
173 /* Port 3, pins 0-7 */
174 {
cc890cd7
LW
175 U300_PULL_UP_INPUT,
176 U300_OUTPUT_LOW,
177 U300_FLOATING_INPUT,
178 U300_FLOATING_INPUT,
179 U300_FLOATING_INPUT,
180 U300_FLOATING_INPUT,
181 U300_FLOATING_INPUT,
182 U300_FLOATING_INPUT,
bd41b99d
LW
183 },
184 /* Port 4, pins 0-7 */
185 {
cc890cd7
LW
186 U300_FLOATING_INPUT,
187 U300_FLOATING_INPUT,
188 U300_FLOATING_INPUT,
189 U300_FLOATING_INPUT,
190 U300_FLOATING_INPUT,
191 U300_FLOATING_INPUT,
192 U300_FLOATING_INPUT,
193 U300_FLOATING_INPUT,
bd41b99d
LW
194 },
195 /* Port 5, pins 0-7 */
196 {
cc890cd7
LW
197 U300_FLOATING_INPUT,
198 U300_FLOATING_INPUT,
199 U300_FLOATING_INPUT,
200 U300_FLOATING_INPUT,
201 U300_FLOATING_INPUT,
202 U300_FLOATING_INPUT,
203 U300_FLOATING_INPUT,
204 U300_FLOATING_INPUT,
bd41b99d
LW
205 },
206 /* Port 6, pind 0-7 */
207 {
cc890cd7
LW
208 U300_FLOATING_INPUT,
209 U300_FLOATING_INPUT,
210 U300_FLOATING_INPUT,
211 U300_FLOATING_INPUT,
212 U300_FLOATING_INPUT,
213 U300_FLOATING_INPUT,
214 U300_FLOATING_INPUT,
215 U300_FLOATING_INPUT,
bd41b99d 216 }
cc890cd7 217};
bd41b99d 218
cc890cd7
LW
219/**
220 * to_u300_gpio() - get the pointer to u300_gpio
221 * @chip: the gpio chip member of the structure u300_gpio
bd41b99d 222 */
cc890cd7 223static inline struct u300_gpio *to_u300_gpio(struct gpio_chip *chip)
bd41b99d 224{
cc890cd7 225 return container_of(chip, struct u300_gpio, chip);
bd41b99d 226}
bd41b99d 227
b4e3ac74
LW
228static int u300_gpio_request(struct gpio_chip *chip, unsigned offset)
229{
230 /*
231 * Map back to global GPIO space and request muxing, the direction
232 * parameter does not matter for this controller.
233 */
234 int gpio = chip->base + offset;
235
e93bcee0 236 return pinctrl_request_gpio(gpio);
b4e3ac74
LW
237}
238
239static void u300_gpio_free(struct gpio_chip *chip, unsigned offset)
240{
241 int gpio = chip->base + offset;
242
e93bcee0 243 pinctrl_free_gpio(gpio);
b4e3ac74
LW
244}
245
cc890cd7 246static int u300_gpio_get(struct gpio_chip *chip, unsigned offset)
bd41b99d 247{
cc890cd7 248 struct u300_gpio *gpio = to_u300_gpio(chip);
bd41b99d 249
cc890cd7 250 return readl(U300_PIN_REG(offset, dir)) & U300_PIN_BIT(offset);
bd41b99d 251}
bd41b99d 252
cc890cd7 253static void u300_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
ee17962e 254{
cc890cd7
LW
255 struct u300_gpio *gpio = to_u300_gpio(chip);
256 unsigned long flags;
257 u32 val;
ee17962e 258
cc890cd7 259 local_irq_save(flags);
bd41b99d 260
cc890cd7
LW
261 val = readl(U300_PIN_REG(offset, dor));
262 if (value)
263 writel(val | U300_PIN_BIT(offset), U300_PIN_REG(offset, dor));
264 else
265 writel(val & ~U300_PIN_BIT(offset), U300_PIN_REG(offset, dor));
bd41b99d 266
cc890cd7 267 local_irq_restore(flags);
bd41b99d 268}
bd41b99d 269
cc890cd7 270static int u300_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
bd41b99d 271{
cc890cd7
LW
272 struct u300_gpio *gpio = to_u300_gpio(chip);
273 unsigned long flags;
274 u32 val;
bd41b99d 275
cc890cd7
LW
276 local_irq_save(flags);
277 val = readl(U300_PIN_REG(offset, pcr));
278 /* Mask out this pin, note 2 bits per setting */
279 val &= ~(U300_GPIO_PXPCR_PIN_MODE_MASK << ((offset & 0x07) << 1));
280 writel(val, U300_PIN_REG(offset, pcr));
281 local_irq_restore(flags);
282 return 0;
bd41b99d 283}
bd41b99d 284
cc890cd7
LW
285static int u300_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
286 int value)
bd41b99d 287{
cc890cd7 288 struct u300_gpio *gpio = to_u300_gpio(chip);
bd41b99d 289 unsigned long flags;
cc890cd7
LW
290 u32 oldmode;
291 u32 val;
bd41b99d
LW
292
293 local_irq_save(flags);
cc890cd7
LW
294 val = readl(U300_PIN_REG(offset, pcr));
295 /*
296 * Drive mode must be set by the special mode set function, set
297 * push/pull mode by default if no mode has been selected.
298 */
299 oldmode = val & (U300_GPIO_PXPCR_PIN_MODE_MASK <<
300 ((offset & 0x07) << 1));
301 /* mode = 0 means input, else some mode is already set */
302 if (oldmode == 0) {
303 val &= ~(U300_GPIO_PXPCR_PIN_MODE_MASK <<
304 ((offset & 0x07) << 1));
305 val |= (U300_GPIO_PXPCR_PIN_MODE_OUTPUT_PUSH_PULL
306 << ((offset & 0x07) << 1));
307 writel(val, U300_PIN_REG(offset, pcr));
bd41b99d 308 }
cc890cd7 309 u300_gpio_set(chip, offset, value);
bd41b99d 310 local_irq_restore(flags);
cc890cd7 311 return 0;
bd41b99d 312}
bd41b99d 313
cc890cd7 314static int u300_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
bd41b99d 315{
cc890cd7 316 struct u300_gpio *gpio = to_u300_gpio(chip);
a6c45b99
LW
317 int portno = offset >> 3;
318 struct u300_gpio_port *port = NULL;
319 struct list_head *p;
320 int retirq;
cc890cd7 321
a6c45b99
LW
322 list_for_each(p, &gpio->port_list) {
323 port = list_entry(p, struct u300_gpio_port, node);
324 if (port->number == portno)
325 break;
326 }
327 if (port == NULL) {
328 dev_err(gpio->dev, "could not locate port for GPIO %d IRQ\n",
329 offset);
330 return -EINVAL;
331 }
332
333 /*
334 * The local hwirqs on the port are the lower three bits, there
335 * are exactly 8 IRQs per port since they are 8-bit
336 */
337 retirq = irq_find_mapping(port->domain, (offset & 0x7));
338
339 dev_dbg(gpio->dev, "request IRQ for GPIO %d, return %d from port %d\n",
340 offset, retirq, port->number);
cc890cd7
LW
341 return retirq;
342}
343
dc0b1aa3
LW
344/* Returning -EINVAL means "supported but not available" */
345int u300_gpio_config_get(struct gpio_chip *chip,
346 unsigned offset,
347 unsigned long *config)
348{
349 struct u300_gpio *gpio = to_u300_gpio(chip);
350 enum pin_config_param param = (enum pin_config_param) *config;
351 bool biasmode;
352 u32 drmode;
353
354 /* One bit per pin, clamp to bool range */
355 biasmode = !!(readl(U300_PIN_REG(offset, per)) & U300_PIN_BIT(offset));
356
357 /* Mask out the two bits for this pin and shift to bits 0,1 */
358 drmode = readl(U300_PIN_REG(offset, pcr));
359 drmode &= (U300_GPIO_PXPCR_PIN_MODE_MASK << ((offset & 0x07) << 1));
360 drmode >>= ((offset & 0x07) << 1);
361
362 switch(param) {
363 case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
364 *config = 0;
365 if (biasmode)
366 return 0;
367 else
368 return -EINVAL;
369 break;
370 case PIN_CONFIG_BIAS_PULL_UP:
371 *config = 0;
372 if (!biasmode)
373 return 0;
374 else
375 return -EINVAL;
376 break;
377 case PIN_CONFIG_DRIVE_PUSH_PULL:
378 *config = 0;
379 if (drmode == U300_GPIO_PXPCR_PIN_MODE_OUTPUT_PUSH_PULL)
380 return 0;
381 else
382 return -EINVAL;
383 break;
384 case PIN_CONFIG_DRIVE_OPEN_DRAIN:
385 *config = 0;
386 if (drmode == U300_GPIO_PXPCR_PIN_MODE_OUTPUT_OPEN_DRAIN)
387 return 0;
388 else
389 return -EINVAL;
390 break;
391 case PIN_CONFIG_DRIVE_OPEN_SOURCE:
392 *config = 0;
393 if (drmode == U300_GPIO_PXPCR_PIN_MODE_OUTPUT_OPEN_SOURCE)
394 return 0;
395 else
396 return -EINVAL;
397 break;
398 default:
399 break;
400 }
401 return -ENOTSUPP;
402}
403
404int u300_gpio_config_set(struct gpio_chip *chip, unsigned offset,
405 enum pin_config_param param)
cc890cd7
LW
406{
407 struct u300_gpio *gpio = to_u300_gpio(chip);
bd41b99d
LW
408 unsigned long flags;
409 u32 val;
410
bd41b99d 411 local_irq_save(flags);
cc890cd7 412 switch (param) {
a050b3ee
LW
413 case PIN_CONFIG_BIAS_DISABLE:
414 case PIN_CONFIG_BIAS_HIGH_IMPEDANCE:
cc890cd7
LW
415 val = readl(U300_PIN_REG(offset, per));
416 writel(val | U300_PIN_BIT(offset), U300_PIN_REG(offset, per));
417 break;
a050b3ee 418 case PIN_CONFIG_BIAS_PULL_UP:
cc890cd7
LW
419 val = readl(U300_PIN_REG(offset, per));
420 writel(val & ~U300_PIN_BIT(offset), U300_PIN_REG(offset, per));
421 break;
a050b3ee 422 case PIN_CONFIG_DRIVE_PUSH_PULL:
cc890cd7
LW
423 val = readl(U300_PIN_REG(offset, pcr));
424 val &= ~(U300_GPIO_PXPCR_PIN_MODE_MASK
425 << ((offset & 0x07) << 1));
426 val |= (U300_GPIO_PXPCR_PIN_MODE_OUTPUT_PUSH_PULL
427 << ((offset & 0x07) << 1));
428 writel(val, U300_PIN_REG(offset, pcr));
429 break;
a050b3ee 430 case PIN_CONFIG_DRIVE_OPEN_DRAIN:
cc890cd7
LW
431 val = readl(U300_PIN_REG(offset, pcr));
432 val &= ~(U300_GPIO_PXPCR_PIN_MODE_MASK
433 << ((offset & 0x07) << 1));
434 val |= (U300_GPIO_PXPCR_PIN_MODE_OUTPUT_OPEN_DRAIN
435 << ((offset & 0x07) << 1));
436 writel(val, U300_PIN_REG(offset, pcr));
437 break;
a050b3ee 438 case PIN_CONFIG_DRIVE_OPEN_SOURCE:
cc890cd7
LW
439 val = readl(U300_PIN_REG(offset, pcr));
440 val &= ~(U300_GPIO_PXPCR_PIN_MODE_MASK
441 << ((offset & 0x07) << 1));
442 val |= (U300_GPIO_PXPCR_PIN_MODE_OUTPUT_OPEN_SOURCE
443 << ((offset & 0x07) << 1));
444 writel(val, U300_PIN_REG(offset, pcr));
445 break;
446 default:
447 local_irq_restore(flags);
448 dev_err(gpio->dev, "illegal configuration requested\n");
449 return -EINVAL;
450 }
bd41b99d
LW
451 local_irq_restore(flags);
452 return 0;
453}
bd41b99d 454
cc890cd7
LW
455static struct gpio_chip u300_gpio_chip = {
456 .label = "u300-gpio-chip",
457 .owner = THIS_MODULE,
b4e3ac74
LW
458 .request = u300_gpio_request,
459 .free = u300_gpio_free,
cc890cd7
LW
460 .get = u300_gpio_get,
461 .set = u300_gpio_set,
462 .direction_input = u300_gpio_direction_input,
463 .direction_output = u300_gpio_direction_output,
464 .to_irq = u300_gpio_to_irq,
465};
466
467static void u300_toggle_trigger(struct u300_gpio *gpio, unsigned offset)
bd41b99d 468{
bd41b99d
LW
469 u32 val;
470
cc890cd7
LW
471 val = readl(U300_PIN_REG(offset, icr));
472 /* Set mode depending on state */
473 if (u300_gpio_get(&gpio->chip, offset)) {
474 /* High now, let's trigger on falling edge next then */
475 writel(val & ~U300_PIN_BIT(offset), U300_PIN_REG(offset, icr));
476 dev_dbg(gpio->dev, "next IRQ on falling edge on pin %d\n",
477 offset);
478 } else {
479 /* Low now, let's trigger on rising edge next then */
480 writel(val | U300_PIN_BIT(offset), U300_PIN_REG(offset, icr));
481 dev_dbg(gpio->dev, "next IRQ on rising edge on pin %d\n",
482 offset);
483 }
bd41b99d 484}
bd41b99d 485
cc890cd7 486static int u300_gpio_irq_type(struct irq_data *d, unsigned trigger)
bd41b99d 487{
cc890cd7
LW
488 struct u300_gpio_port *port = irq_data_get_irq_chip_data(d);
489 struct u300_gpio *gpio = port->gpio;
a6c45b99 490 int offset = (port->number << 3) + d->hwirq;
bd41b99d 491 u32 val;
bd41b99d 492
cc890cd7
LW
493 if ((trigger & IRQF_TRIGGER_RISING) &&
494 (trigger & IRQF_TRIGGER_FALLING)) {
495 /*
496 * The GPIO block can only trigger on falling OR rising edges,
497 * not both. So we need to toggle the mode whenever the pin
498 * goes from one state to the other with a special state flag
499 */
500 dev_dbg(gpio->dev,
501 "trigger on both rising and falling edge on pin %d\n",
502 offset);
503 port->toggle_edge_mode |= U300_PIN_BIT(offset);
504 u300_toggle_trigger(gpio, offset);
505 } else if (trigger & IRQF_TRIGGER_RISING) {
506 dev_dbg(gpio->dev, "trigger on rising edge on pin %d\n",
507 offset);
508 val = readl(U300_PIN_REG(offset, icr));
509 writel(val | U300_PIN_BIT(offset), U300_PIN_REG(offset, icr));
510 port->toggle_edge_mode &= ~U300_PIN_BIT(offset);
511 } else if (trigger & IRQF_TRIGGER_FALLING) {
512 dev_dbg(gpio->dev, "trigger on falling edge on pin %d\n",
513 offset);
514 val = readl(U300_PIN_REG(offset, icr));
515 writel(val & ~U300_PIN_BIT(offset), U300_PIN_REG(offset, icr));
516 port->toggle_edge_mode &= ~U300_PIN_BIT(offset);
517 }
518
519 return 0;
bd41b99d 520}
bd41b99d 521
cc890cd7 522static void u300_gpio_irq_enable(struct irq_data *d)
bd41b99d 523{
cc890cd7
LW
524 struct u300_gpio_port *port = irq_data_get_irq_chip_data(d);
525 struct u300_gpio *gpio = port->gpio;
a6c45b99 526 int offset = (port->number << 3) + d->hwirq;
bd41b99d
LW
527 u32 val;
528 unsigned long flags;
529
a6c45b99
LW
530 dev_dbg(gpio->dev, "enable IRQ for hwirq %lu on port %s, offset %d\n",
531 d->hwirq, port->name, offset);
bd41b99d 532 local_irq_save(flags);
cc890cd7
LW
533 val = readl(U300_PIN_REG(offset, ien));
534 writel(val | U300_PIN_BIT(offset), U300_PIN_REG(offset, ien));
bd41b99d
LW
535 local_irq_restore(flags);
536}
bd41b99d 537
cc890cd7 538static void u300_gpio_irq_disable(struct irq_data *d)
bd41b99d 539{
cc890cd7
LW
540 struct u300_gpio_port *port = irq_data_get_irq_chip_data(d);
541 struct u300_gpio *gpio = port->gpio;
a6c45b99 542 int offset = (port->number << 3) + d->hwirq;
bd41b99d
LW
543 u32 val;
544 unsigned long flags;
545
546 local_irq_save(flags);
cc890cd7
LW
547 val = readl(U300_PIN_REG(offset, ien));
548 writel(val & ~U300_PIN_BIT(offset), U300_PIN_REG(offset, ien));
bd41b99d
LW
549 local_irq_restore(flags);
550}
bd41b99d 551
cc890cd7
LW
552static struct irq_chip u300_gpio_irqchip = {
553 .name = "u300-gpio-irqchip",
554 .irq_enable = u300_gpio_irq_enable,
555 .irq_disable = u300_gpio_irq_disable,
556 .irq_set_type = u300_gpio_irq_type,
557
558};
559
560static void u300_gpio_irq_handler(unsigned irq, struct irq_desc *desc)
bd41b99d 561{
cc890cd7
LW
562 struct u300_gpio_port *port = irq_get_handler_data(irq);
563 struct u300_gpio *gpio = port->gpio;
564 int pinoffset = port->number << 3; /* get the right stride */
565 unsigned long val;
bd41b99d 566
cc890cd7 567 desc->irq_data.chip->irq_ack(&desc->irq_data);
bd41b99d 568 /* Read event register */
cc890cd7 569 val = readl(U300_PIN_REG(pinoffset, iev));
bd41b99d 570 /* Mask relevant bits */
cc890cd7 571 val &= 0xFFU; /* 8 bits per port */
bd41b99d 572 /* ACK IRQ (clear event) */
cc890cd7
LW
573 writel(val, U300_PIN_REG(pinoffset, iev));
574
575 /* Call IRQ handler */
576 if (val != 0) {
577 int irqoffset;
578
579 for_each_set_bit(irqoffset, &val, U300_GPIO_PINS_PER_PORT) {
a6c45b99 580 int pin_irq = irq_find_mapping(port->domain, irqoffset);
cc890cd7
LW
581 int offset = pinoffset + irqoffset;
582
583 dev_dbg(gpio->dev, "GPIO IRQ %d on pin %d\n",
584 pin_irq, offset);
585 generic_handle_irq(pin_irq);
586 /*
587 * Triggering IRQ on both rising and falling edge
588 * needs mockery
589 */
590 if (port->toggle_edge_mode & U300_PIN_BIT(offset))
591 u300_toggle_trigger(gpio, offset);
592 }
bd41b99d 593 }
cc890cd7
LW
594
595 desc->irq_data.chip->irq_unmask(&desc->irq_data);
bd41b99d
LW
596}
597
cc890cd7
LW
598static void __init u300_gpio_init_pin(struct u300_gpio *gpio,
599 int offset,
600 const struct u300_gpio_confdata *conf)
bd41b99d 601{
cc890cd7
LW
602 /* Set mode: input or output */
603 if (conf->output) {
604 u300_gpio_direction_output(&gpio->chip, offset, conf->outval);
bd41b99d 605
cc890cd7 606 /* Deactivate bias mode for output */
dc0b1aa3
LW
607 u300_gpio_config_set(&gpio->chip, offset,
608 PIN_CONFIG_BIAS_HIGH_IMPEDANCE);
cc890cd7
LW
609
610 /* Set drive mode for output */
dc0b1aa3
LW
611 u300_gpio_config_set(&gpio->chip, offset,
612 PIN_CONFIG_DRIVE_PUSH_PULL);
cc890cd7
LW
613
614 dev_dbg(gpio->dev, "set up pin %d as output, value: %d\n",
615 offset, conf->outval);
616 } else {
617 u300_gpio_direction_input(&gpio->chip, offset);
618
619 /* Always set output low on input pins */
620 u300_gpio_set(&gpio->chip, offset, 0);
621
622 /* Set bias mode for input */
dc0b1aa3 623 u300_gpio_config_set(&gpio->chip, offset, conf->bias_mode);
cc890cd7
LW
624
625 dev_dbg(gpio->dev, "set up pin %d as input, bias: %04x\n",
626 offset, conf->bias_mode);
bd41b99d 627 }
cc890cd7 628}
bd41b99d 629
cc890cd7
LW
630static void __init u300_gpio_init_coh901571(struct u300_gpio *gpio,
631 struct u300_gpio_platform *plat)
632{
633 int i, j;
634
635 /* Write default config and values to all pins */
636 for (i = 0; i < plat->ports; i++) {
637 for (j = 0; j < 8; j++) {
638 const struct u300_gpio_confdata *conf;
639 int offset = (i*8) + j;
640
04b13de6 641 conf = &bs335_gpio_config[i][j];
cc890cd7 642 u300_gpio_init_pin(gpio, offset, conf);
bd41b99d
LW
643 }
644 }
cc890cd7 645}
bd41b99d 646
cc890cd7
LW
647static inline void u300_gpio_free_ports(struct u300_gpio *gpio)
648{
649 struct u300_gpio_port *port;
650 struct list_head *p, *n;
651
652 list_for_each_safe(p, n, &gpio->port_list) {
653 port = list_entry(p, struct u300_gpio_port, node);
654 list_del(&port->node);
a6c45b99
LW
655 if (port->domain)
656 irq_domain_remove(port->domain);
cc890cd7 657 kfree(port);
bd41b99d 658 }
bd41b99d
LW
659}
660
387923c5
LW
661/*
662 * Here we map a GPIO in the local gpio_chip pin space to a pin in
663 * the local pinctrl pin space. The pin controller used is
664 * pinctrl-u300.
665 */
666struct coh901_pinpair {
667 unsigned int offset;
668 unsigned int pin_base;
669};
670
671#define COH901_PINRANGE(a, b) { .offset = a, .pin_base = b }
672
673static struct coh901_pinpair coh901_pintable[] = {
674 COH901_PINRANGE(10, 426),
675 COH901_PINRANGE(11, 180),
676 COH901_PINRANGE(12, 165), /* MS/MMC card insertion */
677 COH901_PINRANGE(13, 179),
678 COH901_PINRANGE(14, 178),
679 COH901_PINRANGE(16, 194),
680 COH901_PINRANGE(17, 193),
681 COH901_PINRANGE(18, 192),
682 COH901_PINRANGE(19, 191),
683 COH901_PINRANGE(20, 186),
684 COH901_PINRANGE(21, 185),
685 COH901_PINRANGE(22, 184),
686 COH901_PINRANGE(23, 183),
687 COH901_PINRANGE(24, 182),
688 COH901_PINRANGE(25, 181),
689};
690
cc890cd7 691static int __init u300_gpio_probe(struct platform_device *pdev)
bd41b99d 692{
cc890cd7
LW
693 struct u300_gpio_platform *plat = dev_get_platdata(&pdev->dev);
694 struct u300_gpio *gpio;
585583f5 695 struct resource *memres;
bd41b99d 696 int err = 0;
cc890cd7
LW
697 int portno;
698 u32 val;
699 u32 ifr;
bd41b99d 700 int i;
bd41b99d 701
585583f5
LW
702 gpio = devm_kzalloc(&pdev->dev, sizeof(struct u300_gpio), GFP_KERNEL);
703 if (gpio == NULL)
cc890cd7 704 return -ENOMEM;
cc890cd7
LW
705
706 gpio->chip = u300_gpio_chip;
707 gpio->chip.ngpio = plat->ports * U300_GPIO_PINS_PER_PORT;
cc890cd7
LW
708 gpio->chip.dev = &pdev->dev;
709 gpio->chip.base = plat->gpio_base;
710 gpio->dev = &pdev->dev;
bd41b99d 711
585583f5
LW
712 memres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
713 if (!memres) {
714 dev_err(gpio->dev, "could not get GPIO memory resource\n");
715 return -ENODEV;
716 }
717
718 gpio->base = devm_request_and_ioremap(&pdev->dev, memres);
719 if (!gpio->base) {
720 dev_err(gpio->dev, "could not get remap memory\n");
721 return -ENOMEM;
722 }
723
724 gpio->clk = devm_clk_get(gpio->dev, NULL);
cc890cd7
LW
725 if (IS_ERR(gpio->clk)) {
726 err = PTR_ERR(gpio->clk);
727 dev_err(gpio->dev, "could not get GPIO clock\n");
585583f5 728 return err;
bd41b99d 729 }
585583f5 730
27e8461c 731 err = clk_prepare_enable(gpio->clk);
bd41b99d 732 if (err) {
cc890cd7 733 dev_err(gpio->dev, "could not enable GPIO clock\n");
585583f5 734 return err;
bd41b99d 735 }
cc890cd7 736
04b13de6
LW
737 dev_info(gpio->dev,
738 "initializing GPIO Controller COH 901 571/3\n");
739 gpio->stride = U300_GPIO_PORT_STRIDE;
740 gpio->pcr = U300_GPIO_PXPCR;
741 gpio->dor = U300_GPIO_PXPDOR;
742 gpio->dir = U300_GPIO_PXPDIR;
743 gpio->per = U300_GPIO_PXPER;
744 gpio->icr = U300_GPIO_PXICR;
745 gpio->ien = U300_GPIO_PXIEN;
746 gpio->iev = U300_GPIO_PXIEV;
747 ifr = U300_GPIO_PXIFR;
748
749 val = readl(gpio->base + U300_GPIO_CR);
750 dev_info(gpio->dev, "COH901571/3 block version: %d, " \
751 "number of cores: %d totalling %d pins\n",
752 ((val & 0x000001FC) >> 2),
753 ((val & 0x0000FE00) >> 9),
754 ((val & 0x0000FE00) >> 9) * 8);
755 writel(U300_GPIO_CR_BLOCK_CLKRQ_ENABLE,
756 gpio->base + U300_GPIO_CR);
757 u300_gpio_init_coh901571(gpio, plat);
cc890cd7
LW
758
759 /* Add each port with its IRQ separately */
760 INIT_LIST_HEAD(&gpio->port_list);
761 for (portno = 0 ; portno < plat->ports; portno++) {
762 struct u300_gpio_port *port =
763 kmalloc(sizeof(struct u300_gpio_port), GFP_KERNEL);
764
765 if (!port) {
766 dev_err(gpio->dev, "out of memory\n");
767 err = -ENOMEM;
768 goto err_no_port;
bd41b99d 769 }
cc890cd7
LW
770
771 snprintf(port->name, 8, "gpio%d", portno);
772 port->number = portno;
773 port->gpio = gpio;
774
775 port->irq = platform_get_irq_byname(pdev,
776 port->name);
777
a6c45b99 778 dev_dbg(gpio->dev, "register IRQ %d for port %s\n", port->irq,
cc890cd7
LW
779 port->name);
780
a6c45b99
LW
781 port->domain = irq_domain_add_linear(pdev->dev.of_node,
782 U300_GPIO_PINS_PER_PORT,
783 &irq_domain_simple_ops,
784 port);
80357203
AL
785 if (!port->domain) {
786 err = -ENOMEM;
a6c45b99 787 goto err_no_domain;
80357203 788 }
a6c45b99 789
cc890cd7
LW
790 irq_set_chained_handler(port->irq, u300_gpio_irq_handler);
791 irq_set_handler_data(port->irq, port);
792
793 /* For each GPIO pin set the unique IRQ handler */
794 for (i = 0; i < U300_GPIO_PINS_PER_PORT; i++) {
a6c45b99 795 int irqno = irq_create_mapping(port->domain, i);
cc890cd7 796
a6c45b99
LW
797 dev_dbg(gpio->dev, "GPIO%d on port %s gets IRQ %d\n",
798 gpio->chip.base + (port->number << 3) + i,
799 port->name, irqno);
cc890cd7
LW
800 irq_set_chip_and_handler(irqno, &u300_gpio_irqchip,
801 handle_simple_irq);
802 set_irq_flags(irqno, IRQF_VALID);
803 irq_set_chip_data(irqno, port);
804 }
805
806 /* Turns off irq force (test register) for this port */
807 writel(0x0, gpio->base + portno * gpio->stride + ifr);
808
809 list_add_tail(&port->node, &gpio->port_list);
bd41b99d 810 }
cc890cd7
LW
811 dev_dbg(gpio->dev, "initialized %d GPIO ports\n", portno);
812
813 err = gpiochip_add(&gpio->chip);
814 if (err) {
815 dev_err(gpio->dev, "unable to add gpiochip: %d\n", err);
816 goto err_no_chip;
817 }
818
387923c5
LW
819 /*
820 * Add pinctrl pin ranges, the pin controller must be registered
821 * at this point
822 */
823 for (i = 0; i < ARRAY_SIZE(coh901_pintable); i++) {
824 struct coh901_pinpair *p = &coh901_pintable[i];
825
826 err = gpiochip_add_pin_range(&gpio->chip, "pinctrl-u300",
827 p->offset, p->pin_base, 1);
828 if (err)
829 goto err_no_range;
830 }
831
cc890cd7 832 platform_set_drvdata(pdev, gpio);
bd41b99d
LW
833
834 return 0;
835
387923c5 836err_no_range:
128a06d4 837 err = gpiochip_remove(&gpio->chip);
cc890cd7 838err_no_chip:
a6c45b99 839err_no_domain:
cc890cd7
LW
840err_no_port:
841 u300_gpio_free_ports(gpio);
27e8461c 842 clk_disable_unprepare(gpio->clk);
80357203 843 dev_err(&pdev->dev, "module ERROR:%d\n", err);
bd41b99d
LW
844 return err;
845}
846
cc890cd7 847static int __exit u300_gpio_remove(struct platform_device *pdev)
bd41b99d 848{
cc890cd7
LW
849 struct u300_gpio *gpio = platform_get_drvdata(pdev);
850 int err;
bd41b99d
LW
851
852 /* Turn off the GPIO block */
04b13de6 853 writel(0x00000000U, gpio->base + U300_GPIO_CR);
cc890cd7
LW
854
855 err = gpiochip_remove(&gpio->chip);
856 if (err < 0) {
857 dev_err(gpio->dev, "unable to remove gpiochip: %d\n", err);
858 return err;
859 }
860 u300_gpio_free_ports(gpio);
27e8461c 861 clk_disable_unprepare(gpio->clk);
cc890cd7 862 platform_set_drvdata(pdev, NULL);
bd41b99d
LW
863 return 0;
864}
865
cc890cd7 866static struct platform_driver u300_gpio_driver = {
bd41b99d
LW
867 .driver = {
868 .name = "u300-gpio",
869 },
cc890cd7 870 .remove = __exit_p(u300_gpio_remove),
bd41b99d
LW
871};
872
bd41b99d
LW
873static int __init u300_gpio_init(void)
874{
cc890cd7 875 return platform_driver_probe(&u300_gpio_driver, u300_gpio_probe);
bd41b99d
LW
876}
877
878static void __exit u300_gpio_exit(void)
879{
cc890cd7 880 platform_driver_unregister(&u300_gpio_driver);
bd41b99d
LW
881}
882
883arch_initcall(u300_gpio_init);
884module_exit(u300_gpio_exit);
885
886MODULE_AUTHOR("Linus Walleij <linus.walleij@stericsson.com>");
cc890cd7 887MODULE_DESCRIPTION("ST-Ericsson AB COH 901 335/COH 901 571/3 GPIO driver");
bd41b99d 888MODULE_LICENSE("GPL");