parisc/PCI: get rid of device resource fixups
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / parisc / dino.c
CommitLineData
1da177e4
LT
1/*
2** DINO manager
3**
4** (c) Copyright 1999 Red Hat Software
5** (c) Copyright 1999 SuSE GmbH
6** (c) Copyright 1999,2000 Hewlett-Packard Company
7** (c) Copyright 2000 Grant Grundler
5076c158 8** (c) Copyright 2006 Helge Deller
1da177e4
LT
9**
10** This program is free software; you can redistribute it and/or modify
11** it under the terms of the GNU General Public License as published by
12** the Free Software Foundation; either version 2 of the License, or
13** (at your option) any later version.
14**
15** This module provides access to Dino PCI bus (config/IOport spaces)
16** and helps manage Dino IRQ lines.
17**
18** Dino interrupt handling is a bit complicated.
19** Dino always writes to the broadcast EIR via irr0 for now.
20** (BIG WARNING: using broadcast EIR is a really bad thing for SMP!)
21** Only one processor interrupt is used for the 11 IRQ line
22** inputs to dino.
23**
24** The different between Built-in Dino and Card-Mode
25** dino is in chip initialization and pci device initialization.
26**
27** Linux drivers can only use Card-Mode Dino if pci devices I/O port
28** BARs are configured and used by the driver. Programming MMIO address
29** requires substantial knowledge of available Host I/O address ranges
30** is currently not supported. Port/Config accessor functions are the
31** same. "BIOS" differences are handled within the existing routines.
32*/
33
34/* Changes :
35** 2001-06-14 : Clement Moyroud (moyroudc@esiee.fr)
36** - added support for the integrated RS232.
37*/
38
39/*
40** TODO: create a virtual address for each Dino HPA.
41** GSC code might be able to do this since IODC data tells us
42** how many pages are used. PCI subsystem could (must?) do this
43** for PCI drivers devices which implement/use MMIO registers.
44*/
45
1da177e4
LT
46#include <linux/delay.h>
47#include <linux/types.h>
48#include <linux/kernel.h>
49#include <linux/pci.h>
50#include <linux/init.h>
51#include <linux/ioport.h>
52#include <linux/slab.h>
53#include <linux/interrupt.h> /* for struct irqaction */
54#include <linux/spinlock.h> /* for spinlock_t and prototypes */
55
56#include <asm/pdc.h>
57#include <asm/page.h>
58#include <asm/system.h>
59#include <asm/io.h>
60#include <asm/hardware.h>
61
62#include "gsc.h"
63
64#undef DINO_DEBUG
65
66#ifdef DINO_DEBUG
67#define DBG(x...) printk(x)
68#else
69#define DBG(x...)
70#endif
71
72/*
73** Config accessor functions only pass in the 8-bit bus number
74** and not the 8-bit "PCI Segment" number. Each Dino will be
75** assigned a PCI bus number based on "when" it's discovered.
76**
77** The "secondary" bus number is set to this before calling
78** pci_scan_bus(). If any PPB's are present, the scan will
79** discover them and update the "secondary" and "subordinate"
80** fields in Dino's pci_bus structure.
81**
82** Changes in the configuration *will* result in a different
83** bus number for each dino.
84*/
85
f45adcf9
MW
86#define is_card_dino(id) ((id)->hw_type == HPHW_A_DMA)
87#define is_cujo(id) ((id)->hversion == 0x682)
1da177e4
LT
88
89#define DINO_IAR0 0x004
90#define DINO_IODC_ADDR 0x008
91#define DINO_IODC_DATA_0 0x008
92#define DINO_IODC_DATA_1 0x008
93#define DINO_IRR0 0x00C
94#define DINO_IAR1 0x010
95#define DINO_IRR1 0x014
96#define DINO_IMR 0x018
97#define DINO_IPR 0x01C
98#define DINO_TOC_ADDR 0x020
99#define DINO_ICR 0x024
100#define DINO_ILR 0x028
101#define DINO_IO_COMMAND 0x030
102#define DINO_IO_STATUS 0x034
103#define DINO_IO_CONTROL 0x038
104#define DINO_IO_GSC_ERR_RESP 0x040
105#define DINO_IO_ERR_INFO 0x044
106#define DINO_IO_PCI_ERR_RESP 0x048
107#define DINO_IO_FBB_EN 0x05c
108#define DINO_IO_ADDR_EN 0x060
109#define DINO_PCI_ADDR 0x064
110#define DINO_CONFIG_DATA 0x068
111#define DINO_IO_DATA 0x06c
112#define DINO_MEM_DATA 0x070 /* Dino 3.x only */
113#define DINO_GSC2X_CONFIG 0x7b4
114#define DINO_GMASK 0x800
115#define DINO_PAMR 0x804
116#define DINO_PAPR 0x808
117#define DINO_DAMODE 0x80c
118#define DINO_PCICMD 0x810
119#define DINO_PCISTS 0x814
120#define DINO_MLTIM 0x81c
121#define DINO_BRDG_FEAT 0x820
122#define DINO_PCIROR 0x824
123#define DINO_PCIWOR 0x828
124#define DINO_TLTIM 0x830
125
126#define DINO_IRQS 11 /* bits 0-10 are architected */
127#define DINO_IRR_MASK 0x5ff /* only 10 bits are implemented */
4d64c9f5 128#define DINO_LOCAL_IRQS (DINO_IRQS+1)
1da177e4
LT
129
130#define DINO_MASK_IRQ(x) (1<<(x))
131
132#define PCIINTA 0x001
133#define PCIINTB 0x002
134#define PCIINTC 0x004
135#define PCIINTD 0x008
136#define PCIINTE 0x010
137#define PCIINTF 0x020
138#define GSCEXTINT 0x040
139/* #define xxx 0x080 - bit 7 is "default" */
140/* #define xxx 0x100 - bit 8 not used */
141/* #define xxx 0x200 - bit 9 not used */
142#define RS232INT 0x400
143
144struct dino_device
145{
146 struct pci_hba_data hba; /* 'C' inheritance - must be first */
147 spinlock_t dinosaur_pen;
148 unsigned long txn_addr; /* EIR addr to generate interrupt */
149 u32 txn_data; /* EIR data assign to each dino */
150 u32 imr; /* IRQ's which are enabled */
4d64c9f5 151 int global_irq[DINO_LOCAL_IRQS]; /* map IMR bit to global irq */
1da177e4
LT
152#ifdef DINO_DEBUG
153 unsigned int dino_irr0; /* save most recent IRQ line stat */
154#endif
155};
156
157/* Looks nice and keeps the compiler happy */
158#define DINO_DEV(d) ((struct dino_device *) d)
159
160
161/*
162 * Dino Configuration Space Accessor Functions
163 */
164
165#define DINO_CFG_TOK(bus,dfn,pos) ((u32) ((bus)<<16 | (dfn)<<8 | (pos)))
166
167/*
168 * keep the current highest bus count to assist in allocating busses. This
169 * tries to keep a global bus count total so that when we discover an
170 * entirely new bus, it can be given a unique bus number.
171 */
172static int dino_current_bus = 0;
173
174static int dino_cfg_read(struct pci_bus *bus, unsigned int devfn, int where,
175 int size, u32 *val)
176{
177 struct dino_device *d = DINO_DEV(parisc_walk_tree(bus->bridge));
178 u32 local_bus = (bus->parent == NULL) ? 0 : bus->secondary;
179 u32 v = DINO_CFG_TOK(local_bus, devfn, where & ~3);
180 void __iomem *base_addr = d->hba.base_addr;
181 unsigned long flags;
182
a8043ecb 183 DBG("%s: %p, %d, %d, %d\n", __func__, base_addr, devfn, where,
92b919fe 184 size);
1da177e4
LT
185 spin_lock_irqsave(&d->dinosaur_pen, flags);
186
187 /* tell HW which CFG address */
188 __raw_writel(v, base_addr + DINO_PCI_ADDR);
189
190 /* generate cfg read cycle */
191 if (size == 1) {
192 *val = readb(base_addr + DINO_CONFIG_DATA + (where & 3));
193 } else if (size == 2) {
194 *val = readw(base_addr + DINO_CONFIG_DATA + (where & 2));
195 } else if (size == 4) {
196 *val = readl(base_addr + DINO_CONFIG_DATA);
197 }
198
199 spin_unlock_irqrestore(&d->dinosaur_pen, flags);
200 return 0;
201}
202
203/*
204 * Dino address stepping "feature":
205 * When address stepping, Dino attempts to drive the bus one cycle too soon
206 * even though the type of cycle (config vs. MMIO) might be different.
207 * The read of Ven/Prod ID is harmless and avoids Dino's address stepping.
208 */
209static int dino_cfg_write(struct pci_bus *bus, unsigned int devfn, int where,
210 int size, u32 val)
211{
212 struct dino_device *d = DINO_DEV(parisc_walk_tree(bus->bridge));
213 u32 local_bus = (bus->parent == NULL) ? 0 : bus->secondary;
214 u32 v = DINO_CFG_TOK(local_bus, devfn, where & ~3);
215 void __iomem *base_addr = d->hba.base_addr;
216 unsigned long flags;
217
a8043ecb 218 DBG("%s: %p, %d, %d, %d\n", __func__, base_addr, devfn, where,
92b919fe 219 size);
1da177e4
LT
220 spin_lock_irqsave(&d->dinosaur_pen, flags);
221
222 /* avoid address stepping feature */
223 __raw_writel(v & 0xffffff00, base_addr + DINO_PCI_ADDR);
224 __raw_readl(base_addr + DINO_CONFIG_DATA);
225
226 /* tell HW which CFG address */
227 __raw_writel(v, base_addr + DINO_PCI_ADDR);
228 /* generate cfg read cycle */
229 if (size == 1) {
230 writeb(val, base_addr + DINO_CONFIG_DATA + (where & 3));
231 } else if (size == 2) {
232 writew(val, base_addr + DINO_CONFIG_DATA + (where & 2));
233 } else if (size == 4) {
234 writel(val, base_addr + DINO_CONFIG_DATA);
235 }
236
237 spin_unlock_irqrestore(&d->dinosaur_pen, flags);
238 return 0;
239}
240
241static struct pci_ops dino_cfg_ops = {
242 .read = dino_cfg_read,
243 .write = dino_cfg_write,
244};
245
246
247/*
248 * Dino "I/O Port" Space Accessor Functions
249 *
250 * Many PCI devices don't require use of I/O port space (eg Tulip,
251 * NCR720) since they export the same registers to both MMIO and
252 * I/O port space. Performance is going to stink if drivers use
253 * I/O port instead of MMIO.
254 */
255
256#define DINO_PORT_IN(type, size, mask) \
257static u##size dino_in##size (struct pci_hba_data *d, u16 addr) \
258{ \
259 u##size v; \
260 unsigned long flags; \
261 spin_lock_irqsave(&(DINO_DEV(d)->dinosaur_pen), flags); \
262 /* tell HW which IO Port address */ \
263 __raw_writel((u32) addr, d->base_addr + DINO_PCI_ADDR); \
264 /* generate I/O PORT read cycle */ \
265 v = read##type(d->base_addr+DINO_IO_DATA+(addr&mask)); \
266 spin_unlock_irqrestore(&(DINO_DEV(d)->dinosaur_pen), flags); \
267 return v; \
268}
269
270DINO_PORT_IN(b, 8, 3)
271DINO_PORT_IN(w, 16, 2)
272DINO_PORT_IN(l, 32, 0)
273
274#define DINO_PORT_OUT(type, size, mask) \
275static void dino_out##size (struct pci_hba_data *d, u16 addr, u##size val) \
276{ \
277 unsigned long flags; \
278 spin_lock_irqsave(&(DINO_DEV(d)->dinosaur_pen), flags); \
279 /* tell HW which IO port address */ \
280 __raw_writel((u32) addr, d->base_addr + DINO_PCI_ADDR); \
281 /* generate cfg write cycle */ \
282 write##type(val, d->base_addr+DINO_IO_DATA+(addr&mask)); \
283 spin_unlock_irqrestore(&(DINO_DEV(d)->dinosaur_pen), flags); \
284}
285
286DINO_PORT_OUT(b, 8, 3)
287DINO_PORT_OUT(w, 16, 2)
288DINO_PORT_OUT(l, 32, 0)
289
df8e5bc6 290static struct pci_port_ops dino_port_ops = {
1da177e4
LT
291 .inb = dino_in8,
292 .inw = dino_in16,
293 .inl = dino_in32,
294 .outb = dino_out8,
295 .outw = dino_out16,
296 .outl = dino_out32
297};
298
4c4231ea 299static void dino_mask_irq(struct irq_data *d)
1da177e4 300{
4c4231ea
TG
301 struct dino_device *dino_dev = irq_data_get_irq_chip_data(d);
302 int local_irq = gsc_find_local_irq(d->irq, dino_dev->global_irq, DINO_LOCAL_IRQS);
1da177e4 303
4c4231ea 304 DBG(KERN_WARNING "%s(0x%p, %d)\n", __func__, dino_dev, d->irq);
1da177e4
LT
305
306 /* Clear the matching bit in the IMR register */
307 dino_dev->imr &= ~(DINO_MASK_IRQ(local_irq));
308 __raw_writel(dino_dev->imr, dino_dev->hba.base_addr+DINO_IMR);
309}
310
4c4231ea 311static void dino_unmask_irq(struct irq_data *d)
1da177e4 312{
4c4231ea
TG
313 struct dino_device *dino_dev = irq_data_get_irq_chip_data(d);
314 int local_irq = gsc_find_local_irq(d->irq, dino_dev->global_irq, DINO_LOCAL_IRQS);
1da177e4
LT
315 u32 tmp;
316
4c4231ea 317 DBG(KERN_WARNING "%s(0x%p, %d)\n", __func__, dino_dev, d->irq);
1da177e4
LT
318
319 /*
320 ** clear pending IRQ bits
321 **
322 ** This does NOT change ILR state!
323 ** See comment below for ILR usage.
324 */
325 __raw_readl(dino_dev->hba.base_addr+DINO_IPR);
326
327 /* set the matching bit in the IMR register */
328 dino_dev->imr |= DINO_MASK_IRQ(local_irq); /* used in dino_isr() */
329 __raw_writel( dino_dev->imr, dino_dev->hba.base_addr+DINO_IMR);
330
331 /* Emulate "Level Triggered" Interrupt
332 ** Basically, a driver is blowing it if the IRQ line is asserted
333 ** while the IRQ is disabled. But tulip.c seems to do that....
334 ** Give 'em a kluge award and a nice round of applause!
335 **
336 ** The gsc_write will generate an interrupt which invokes dino_isr().
337 ** dino_isr() will read IPR and find nothing. But then catch this
338 ** when it also checks ILR.
339 */
340 tmp = __raw_readl(dino_dev->hba.base_addr+DINO_ILR);
341 if (tmp & DINO_MASK_IRQ(local_irq)) {
342 DBG(KERN_WARNING "%s(): IRQ asserted! (ILR 0x%x)\n",
a8043ecb 343 __func__, tmp);
1da177e4
LT
344 gsc_writel(dino_dev->txn_data, dino_dev->txn_addr);
345 }
346}
347
dfe07565 348static struct irq_chip dino_interrupt_type = {
4c4231ea
TG
349 .name = "GSC-PCI",
350 .irq_unmask = dino_unmask_irq,
351 .irq_mask = dino_mask_irq,
1da177e4
LT
352};
353
354
355/*
356 * Handle a Processor interrupt generated by Dino.
357 *
358 * ilr_loop counter is a kluge to prevent a "stuck" IRQ line from
359 * wedging the CPU. Could be removed or made optional at some point.
360 */
7d12e780 361static irqreturn_t dino_isr(int irq, void *intr_dev)
1da177e4
LT
362{
363 struct dino_device *dino_dev = intr_dev;
364 u32 mask;
365 int ilr_loop = 100;
366
367 /* read and acknowledge pending interrupts */
368#ifdef DINO_DEBUG
369 dino_dev->dino_irr0 =
370#endif
371 mask = __raw_readl(dino_dev->hba.base_addr+DINO_IRR0) & DINO_IRR_MASK;
372
373 if (mask == 0)
374 return IRQ_NONE;
375
376ilr_again:
377 do {
378 int local_irq = __ffs(mask);
379 int irq = dino_dev->global_irq[local_irq];
380 DBG(KERN_DEBUG "%s(%d, %p) mask 0x%x\n",
a8043ecb 381 __func__, irq, intr_dev, mask);
ba20085c 382 generic_handle_irq(irq);
1da177e4
LT
383 mask &= ~(1 << local_irq);
384 } while (mask);
385
386 /* Support for level triggered IRQ lines.
387 **
388 ** Dropping this support would make this routine *much* faster.
389 ** But since PCI requires level triggered IRQ line to share lines...
390 ** device drivers may assume lines are level triggered (and not
391 ** edge triggered like EISA/ISA can be).
392 */
393 mask = __raw_readl(dino_dev->hba.base_addr+DINO_ILR) & dino_dev->imr;
394 if (mask) {
395 if (--ilr_loop > 0)
396 goto ilr_again;
397 printk(KERN_ERR "Dino 0x%p: stuck interrupt %d\n",
398 dino_dev->hba.base_addr, mask);
399 return IRQ_NONE;
400 }
401 return IRQ_HANDLED;
402}
403
404static void dino_assign_irq(struct dino_device *dino, int local_irq, int *irqp)
405{
406 int irq = gsc_assign_irq(&dino_interrupt_type, dino);
407 if (irq == NO_IRQ)
408 return;
409
410 *irqp = irq;
411 dino->global_irq[local_irq] = irq;
412}
413
414static void dino_choose_irq(struct parisc_device *dev, void *ctrl)
415{
416 int irq;
417 struct dino_device *dino = ctrl;
418
419 switch (dev->id.sversion) {
420 case 0x00084: irq = 8; break; /* PS/2 */
421 case 0x0008c: irq = 10; break; /* RS232 */
422 case 0x00096: irq = 8; break; /* PS/2 */
423 default: return; /* Unknown */
424 }
425
426 dino_assign_irq(dino, irq, &dev->irq);
427}
428
04d35d73
HD
429
430/*
431 * Cirrus 6832 Cardbus reports wrong irq on RDI Tadpole PARISC Laptop (deller@gmx.de)
432 * (the irqs are off-by-one, not sure yet if this is a cirrus, dino-hardware or dino-driver problem...)
433 */
434static void __devinit quirk_cirrus_cardbus(struct pci_dev *dev)
435{
436 u8 new_irq = dev->irq - 1;
437 printk(KERN_INFO "PCI: Cirrus Cardbus IRQ fixup for %s, from %d to %d\n",
438 pci_name(dev), dev->irq, new_irq);
439 dev->irq = new_irq;
440}
441DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_CIRRUS, PCI_DEVICE_ID_CIRRUS_6832, quirk_cirrus_cardbus );
442
443
1da177e4
LT
444static void __init
445dino_bios_init(void)
446{
447 DBG("dino_bios_init\n");
448}
449
450/*
451 * dino_card_setup - Set up the memory space for a Dino in card mode.
452 * @bus: the bus under this dino
453 *
454 * Claim an 8MB chunk of unused IO space and call the generic PCI routines
455 * to set up the addresses of the devices on this bus.
456 */
457#define _8MB 0x00800000UL
458static void __init
459dino_card_setup(struct pci_bus *bus, void __iomem *base_addr)
460{
461 int i;
462 struct dino_device *dino_dev = DINO_DEV(parisc_walk_tree(bus->bridge));
463 struct resource *res;
464 char name[128];
465 int size;
466
467 res = &dino_dev->hba.lmmio_space;
468 res->flags = IORESOURCE_MEM;
469 size = scnprintf(name, sizeof(name), "Dino LMMIO (%s)",
d4995244 470 dev_name(bus->bridge));
1da177e4
LT
471 res->name = kmalloc(size+1, GFP_KERNEL);
472 if(res->name)
473 strcpy((char *)res->name, name);
474 else
475 res->name = dino_dev->hba.lmmio_space.name;
476
477
478 if (ccio_allocate_resource(dino_dev->hba.dev, res, _8MB,
479 F_EXTEND(0xf0000000UL) | _8MB,
480 F_EXTEND(0xffffffffUL) &~ _8MB, _8MB) < 0) {
481 struct list_head *ln, *tmp_ln;
482
483 printk(KERN_ERR "Dino: cannot attach bus %s\n",
d4995244 484 dev_name(bus->bridge));
1da177e4
LT
485 /* kill the bus, we can't do anything with it */
486 list_for_each_safe(ln, tmp_ln, &bus->devices) {
487 struct pci_dev *dev = pci_dev_b(ln);
488
1da177e4
LT
489 list_del(&dev->bus_list);
490 }
491
492 return;
493 }
494 bus->resource[1] = res;
495 bus->resource[0] = &(dino_dev->hba.io_space);
496
497 /* Now tell dino what range it has */
498 for (i = 1; i < 31; i++) {
499 if (res->start == F_EXTEND(0xf0000000UL | (i * _8MB)))
500 break;
501 }
92b919fe 502 DBG("DINO GSC WRITE i=%d, start=%lx, dino addr = %p\n",
1da177e4
LT
503 i, res->start, base_addr + DINO_IO_ADDR_EN);
504 __raw_writel(1 << i, base_addr + DINO_IO_ADDR_EN);
505}
506
507static void __init
508dino_card_fixup(struct pci_dev *dev)
509{
510 u32 irq_pin;
511
512 /*
513 ** REVISIT: card-mode PCI-PCI expansion chassis do exist.
514 ** Not sure they were ever productized.
515 ** Die here since we'll die later in dino_inb() anyway.
516 */
517 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
518 panic("Card-Mode Dino: PCI-PCI Bridge not supported\n");
519 }
520
521 /*
522 ** Set Latency Timer to 0xff (not a shared bus)
523 ** Set CACHELINE_SIZE.
524 */
525 dino_cfg_write(dev->bus, dev->devfn,
526 PCI_CACHE_LINE_SIZE, 2, 0xff00 | L1_CACHE_BYTES/4);
527
528 /*
529 ** Program INT_LINE for card-mode devices.
530 ** The cards are hardwired according to this algorithm.
531 ** And it doesn't matter if PPB's are present or not since
532 ** the IRQ lines bypass the PPB.
533 **
534 ** "-1" converts INTA-D (1-4) to PCIINTA-D (0-3) range.
535 ** The additional "-1" adjusts for skewing the IRQ<->slot.
536 */
537 dino_cfg_read(dev->bus, dev->devfn, PCI_INTERRUPT_PIN, 1, &irq_pin);
f0e88af8 538 dev->irq = pci_swizzle_interrupt_pin(dev, irq_pin) - 1;
1da177e4
LT
539
540 /* Shouldn't really need to do this but it's in case someone tries
541 ** to bypass PCI services and look at the card themselves.
542 */
543 dino_cfg_write(dev->bus, dev->devfn, PCI_INTERRUPT_LINE, 1, dev->irq);
544}
545
546/* The alignment contraints for PCI bridges under dino */
547#define DINO_BRIDGE_ALIGN 0x100000
548
549
550static void __init
551dino_fixup_bus(struct pci_bus *bus)
552{
553 struct list_head *ln;
554 struct pci_dev *dev;
555 struct dino_device *dino_dev = DINO_DEV(parisc_walk_tree(bus->bridge));
1da177e4
LT
556
557 DBG(KERN_WARNING "%s(0x%p) bus %d platform_data 0x%p\n",
a8043ecb 558 __func__, bus, bus->secondary,
1da177e4
LT
559 bus->bridge->platform_data);
560
561 /* Firmware doesn't set up card-mode dino, so we have to */
562 if (is_card_dino(&dino_dev->hba.dev->id)) {
563 dino_card_setup(bus, dino_dev->hba.base_addr);
9785d646 564 } else if (bus->parent) {
1da177e4
LT
565 int i;
566
567 pci_read_bridge_bases(bus);
568
569
570 for(i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
571 if((bus->self->resource[i].flags &
572 (IORESOURCE_IO | IORESOURCE_MEM)) == 0)
573 continue;
574
575 if(bus->self->resource[i].flags & IORESOURCE_MEM) {
576 /* There's a quirk to alignment of
577 * bridge memory resources: the start
578 * is the alignment and start-end is
579 * the size. However, firmware will
580 * have assigned start and end, so we
581 * need to take this into account */
582 bus->self->resource[i].end = bus->self->resource[i].end - bus->self->resource[i].start + DINO_BRIDGE_ALIGN;
583 bus->self->resource[i].start = DINO_BRIDGE_ALIGN;
584
585 }
586
587 DBG("DEBUG %s assigning %d [0x%lx,0x%lx]\n",
d4995244 588 dev_name(&bus->self->dev), i,
1da177e4
LT
589 bus->self->resource[i].start,
590 bus->self->resource[i].end);
1e0deabd 591 WARN_ON(pci_assign_resource(bus->self, i));
1da177e4 592 DBG("DEBUG %s after assign %d [0x%lx,0x%lx]\n",
d4995244 593 dev_name(&bus->self->dev), i,
1da177e4
LT
594 bus->self->resource[i].start,
595 bus->self->resource[i].end);
596 }
597 }
598
599
600 list_for_each(ln, &bus->devices) {
1da177e4
LT
601 dev = pci_dev_b(ln);
602 if (is_card_dino(&dino_dev->hba.dev->id))
603 dino_card_fixup(dev);
604
605 /*
606 ** P2PB's only have 2 BARs, no IRQs.
607 ** I'd like to just ignore them for now.
608 */
609 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI)
610 continue;
611
1da177e4
LT
612 /* null out the ROM resource if there is one (we don't
613 * care about an expansion rom on parisc, since it
614 * usually contains (x86) bios code) */
615 dev->resource[PCI_ROM_RESOURCE].flags = 0;
616
617 if(dev->irq == 255) {
618
619#define DINO_FIX_UNASSIGNED_INTERRUPTS
620#ifdef DINO_FIX_UNASSIGNED_INTERRUPTS
621
622 /* This code tries to assign an unassigned
623 * interrupt. Leave it disabled unless you
624 * *really* know what you're doing since the
625 * pin<->interrupt line mapping varies by bus
626 * and machine */
627
628 u32 irq_pin;
629
630 dino_cfg_read(dev->bus, dev->devfn,
631 PCI_INTERRUPT_PIN, 1, &irq_pin);
f0e88af8 632 irq_pin = pci_swizzle_interrupt_pin(dev, irq_pin) - 1;
1da177e4
LT
633 printk(KERN_WARNING "Device %s has undefined IRQ, "
634 "setting to %d\n", pci_name(dev), irq_pin);
635 dino_cfg_write(dev->bus, dev->devfn,
636 PCI_INTERRUPT_LINE, 1, irq_pin);
637 dino_assign_irq(dino_dev, irq_pin, &dev->irq);
638#else
639 dev->irq = 65535;
640 printk(KERN_WARNING "Device %s has unassigned IRQ\n", pci_name(dev));
641#endif
642 } else {
1da177e4
LT
643 /* Adjust INT_LINE for that busses region */
644 dino_assign_irq(dino_dev, dev->irq, &dev->irq);
645 }
646 }
647}
648
649
df8e5bc6 650static struct pci_bios_ops dino_bios_ops = {
1da177e4
LT
651 .init = dino_bios_init,
652 .fixup_bus = dino_fixup_bus
653};
654
655
656/*
657 * Initialise a DINO controller chip
658 */
659static void __init
660dino_card_init(struct dino_device *dino_dev)
661{
662 u32 brdg_feat = 0x00784e05;
92b919fe
MW
663 unsigned long status;
664
665 status = __raw_readl(dino_dev->hba.base_addr+DINO_IO_STATUS);
666 if (status & 0x0000ff80) {
667 __raw_writel(0x00000005,
668 dino_dev->hba.base_addr+DINO_IO_COMMAND);
669 udelay(1);
670 }
1da177e4
LT
671
672 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_GMASK);
673 __raw_writel(0x00000001, dino_dev->hba.base_addr+DINO_IO_FBB_EN);
674 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_ICR);
675
676#if 1
677/* REVISIT - should be a runtime check (eg if (CPU_IS_PCX_L) ...) */
678 /*
679 ** PCX-L processors don't support XQL like Dino wants it.
680 ** PCX-L2 ignore XQL signal and it doesn't matter.
681 */
682 brdg_feat &= ~0x4; /* UXQL */
683#endif
684 __raw_writel( brdg_feat, dino_dev->hba.base_addr+DINO_BRDG_FEAT);
685
686 /*
687 ** Don't enable address decoding until we know which I/O range
688 ** currently is available from the host. Only affects MMIO
689 ** and not I/O port space.
690 */
691 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_IO_ADDR_EN);
692
693 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_DAMODE);
694 __raw_writel(0x00222222, dino_dev->hba.base_addr+DINO_PCIROR);
695 __raw_writel(0x00222222, dino_dev->hba.base_addr+DINO_PCIWOR);
696
697 __raw_writel(0x00000040, dino_dev->hba.base_addr+DINO_MLTIM);
698 __raw_writel(0x00000080, dino_dev->hba.base_addr+DINO_IO_CONTROL);
699 __raw_writel(0x0000008c, dino_dev->hba.base_addr+DINO_TLTIM);
700
701 /* Disable PAMR before writing PAPR */
702 __raw_writel(0x0000007e, dino_dev->hba.base_addr+DINO_PAMR);
703 __raw_writel(0x0000007f, dino_dev->hba.base_addr+DINO_PAPR);
704 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_PAMR);
705
706 /*
707 ** Dino ERS encourages enabling FBB (0x6f).
708 ** We can't until we know *all* devices below us can support it.
709 ** (Something in device configuration header tells us).
710 */
711 __raw_writel(0x0000004f, dino_dev->hba.base_addr+DINO_PCICMD);
712
713 /* Somewhere, the PCI spec says give devices 1 second
714 ** to recover from the #RESET being de-asserted.
715 ** Experience shows most devices only need 10ms.
716 ** This short-cut speeds up booting significantly.
717 */
718 mdelay(pci_post_reset_delay);
719}
720
721static int __init
722dino_bridge_init(struct dino_device *dino_dev, const char *name)
723{
724 unsigned long io_addr;
725 int result, i, count=0;
726 struct resource *res, *prevres = NULL;
727 /*
728 * Decoding IO_ADDR_EN only works for Built-in Dino
729 * since PDC has already initialized this.
730 */
731
732 io_addr = __raw_readl(dino_dev->hba.base_addr + DINO_IO_ADDR_EN);
733 if (io_addr == 0) {
734 printk(KERN_WARNING "%s: No PCI devices enabled.\n", name);
735 return -ENODEV;
736 }
737
738 res = &dino_dev->hba.lmmio_space;
739 for (i = 0; i < 32; i++) {
740 unsigned long start, end;
741
742 if((io_addr & (1 << i)) == 0)
743 continue;
744
5076c158 745 start = F_EXTEND(0xf0000000UL) | (i << 23);
1da177e4
LT
746 end = start + 8 * 1024 * 1024 - 1;
747
748 DBG("DINO RANGE %d is at 0x%lx-0x%lx\n", count,
749 start, end);
750
751 if(prevres && prevres->end + 1 == start) {
752 prevres->end = end;
753 } else {
754 if(count >= DINO_MAX_LMMIO_RESOURCES) {
755 printk(KERN_ERR "%s is out of resource windows for range %d (0x%lx-0x%lx)\n", name, count, start, end);
756 break;
757 }
758 prevres = res;
759 res->start = start;
760 res->end = end;
761 res->flags = IORESOURCE_MEM;
762 res->name = kmalloc(64, GFP_KERNEL);
763 if(res->name)
764 snprintf((char *)res->name, 64, "%s LMMIO %d",
765 name, count);
766 res++;
767 count++;
768 }
769 }
770
771 res = &dino_dev->hba.lmmio_space;
772
773 for(i = 0; i < DINO_MAX_LMMIO_RESOURCES; i++) {
774 if(res[i].flags == 0)
775 break;
776
777 result = ccio_request_resource(dino_dev->hba.dev, &res[i]);
778 if (result < 0) {
c18b4608
AB
779 printk(KERN_ERR "%s: failed to claim PCI Bus address "
780 "space %d (0x%lx-0x%lx)!\n", name, i,
781 (unsigned long)res[i].start, (unsigned long)res[i].end);
1da177e4
LT
782 return result;
783 }
784 }
785 return 0;
786}
787
788static int __init dino_common_init(struct parisc_device *dev,
789 struct dino_device *dino_dev, const char *name)
790{
791 int status;
792 u32 eim;
793 struct gsc_irq gsc_irq;
794 struct resource *res;
795
796 pcibios_register_hba(&dino_dev->hba);
797
798 pci_bios = &dino_bios_ops; /* used by pci_scan_bus() */
799 pci_port = &dino_port_ops;
800
801 /*
802 ** Note: SMP systems can make use of IRR1/IAR1 registers
803 ** But it won't buy much performance except in very
804 ** specific applications/configurations. Note Dino
805 ** still only has 11 IRQ input lines - just map some of them
806 ** to a different processor.
807 */
808 dev->irq = gsc_alloc_irq(&gsc_irq);
809 dino_dev->txn_addr = gsc_irq.txn_addr;
810 dino_dev->txn_data = gsc_irq.txn_data;
811 eim = ((u32) gsc_irq.txn_addr) | gsc_irq.txn_data;
812
813 /*
814 ** Dino needs a PA "IRQ" to get a processor's attention.
815 ** arch/parisc/kernel/irq.c returns an EIRR bit.
816 */
817 if (dev->irq < 0) {
818 printk(KERN_WARNING "%s: gsc_alloc_irq() failed\n", name);
819 return 1;
820 }
821
822 status = request_irq(dev->irq, dino_isr, 0, name, dino_dev);
823 if (status) {
824 printk(KERN_WARNING "%s: request_irq() failed with %d\n",
825 name, status);
826 return 1;
827 }
828
829 /* Support the serial port which is sometimes attached on built-in
830 * Dino / Cujo chips.
831 */
832
833 gsc_fixup_irqs(dev, dino_dev, dino_choose_irq);
834
835 /*
836 ** This enables DINO to generate interrupts when it sees
837 ** any of its inputs *change*. Just asserting an IRQ
838 ** before it's enabled (ie unmasked) isn't good enough.
839 */
840 __raw_writel(eim, dino_dev->hba.base_addr+DINO_IAR0);
841
842 /*
843 ** Some platforms don't clear Dino's IRR0 register at boot time.
844 ** Reading will clear it now.
845 */
846 __raw_readl(dino_dev->hba.base_addr+DINO_IRR0);
847
848 /* allocate I/O Port resource region */
849 res = &dino_dev->hba.io_space;
f45adcf9 850 if (!is_cujo(&dev->id)) {
1da177e4
LT
851 res->name = "Dino I/O Port";
852 } else {
853 res->name = "Cujo I/O Port";
854 }
855 res->start = HBA_PORT_BASE(dino_dev->hba.hba_num);
856 res->end = res->start + (HBA_PORT_SPACE_SIZE - 1);
857 res->flags = IORESOURCE_IO; /* do not mark it busy ! */
858 if (request_resource(&ioport_resource, res) < 0) {
859 printk(KERN_ERR "%s: request I/O Port region failed "
860 "0x%lx/%lx (hpa 0x%p)\n",
c18b4608
AB
861 name, (unsigned long)res->start, (unsigned long)res->end,
862 dino_dev->hba.base_addr);
1da177e4
LT
863 return 1;
864 }
865
866 return 0;
867}
868
869#define CUJO_RAVEN_ADDR F_EXTEND(0xf1000000UL)
870#define CUJO_FIREHAWK_ADDR F_EXTEND(0xf1604000UL)
871#define CUJO_RAVEN_BADPAGE 0x01003000UL
872#define CUJO_FIREHAWK_BADPAGE 0x01607000UL
873
874static const char *dino_vers[] = {
875 "2.0",
876 "2.1",
877 "3.0",
878 "3.1"
879};
880
881static const char *cujo_vers[] = {
882 "1.0",
883 "2.0"
884};
885
886void ccio_cujo20_fixup(struct parisc_device *dev, u32 iovp);
887
888/*
889** Determine if dino should claim this chip (return 0) or not (return 1).
890** If so, initialize the chip appropriately (card-mode vs bridge mode).
891** Much of the initialization is common though.
892*/
53f01bba 893static int __init dino_probe(struct parisc_device *dev)
1da177e4
LT
894{
895 struct dino_device *dino_dev; // Dino specific control struct
896 const char *version = "unknown";
897 char *name;
898 int is_cujo = 0;
7590e500 899 LIST_HEAD(resources);
1da177e4 900 struct pci_bus *bus;
53f01bba
MW
901 unsigned long hpa = dev->hpa.start;
902
1da177e4
LT
903 name = "Dino";
904 if (is_card_dino(&dev->id)) {
905 version = "3.x (card mode)";
906 } else {
f45adcf9 907 if (!is_cujo(&dev->id)) {
1da177e4
LT
908 if (dev->id.hversion_rev < 4) {
909 version = dino_vers[dev->id.hversion_rev];
910 }
911 } else {
912 name = "Cujo";
913 is_cujo = 1;
914 if (dev->id.hversion_rev < 2) {
915 version = cujo_vers[dev->id.hversion_rev];
916 }
917 }
918 }
919
92b919fe 920 printk("%s version %s found at 0x%lx\n", name, version, hpa);
1da177e4 921
92b919fe 922 if (!request_mem_region(hpa, PAGE_SIZE, name)) {
1da177e4 923 printk(KERN_ERR "DINO: Hey! Someone took my MMIO space (0x%ld)!\n",
92b919fe 924 hpa);
1da177e4
LT
925 return 1;
926 }
927
928 /* Check for bugs */
929 if (is_cujo && dev->id.hversion_rev == 1) {
930#ifdef CONFIG_IOMMU_CCIO
931 printk(KERN_WARNING "Enabling Cujo 2.0 bug workaround\n");
92b919fe 932 if (hpa == (unsigned long)CUJO_RAVEN_ADDR) {
1da177e4 933 ccio_cujo20_fixup(dev, CUJO_RAVEN_BADPAGE);
92b919fe 934 } else if (hpa == (unsigned long)CUJO_FIREHAWK_ADDR) {
1da177e4
LT
935 ccio_cujo20_fixup(dev, CUJO_FIREHAWK_BADPAGE);
936 } else {
92b919fe 937 printk("Don't recognise Cujo at address 0x%lx, not enabling workaround\n", hpa);
1da177e4
LT
938 }
939#endif
940 } else if (!is_cujo && !is_card_dino(&dev->id) &&
941 dev->id.hversion_rev < 3) {
942 printk(KERN_WARNING
943"The GSCtoPCI (Dino hrev %d) bus converter found may exhibit\n"
944"data corruption. See Service Note Numbers: A4190A-01, A4191A-01.\n"
945"Systems shipped after Aug 20, 1997 will not exhibit this problem.\n"
946"Models affected: C180, C160, C160L, B160L, and B132L workstations.\n\n",
947 dev->id.hversion_rev);
948/* REVISIT: why are C200/C240 listed in the README table but not
949** "Models affected"? Could be an omission in the original literature.
950*/
951 }
952
cb6fc18e 953 dino_dev = kzalloc(sizeof(struct dino_device), GFP_KERNEL);
1da177e4
LT
954 if (!dino_dev) {
955 printk("dino_init_chip - couldn't alloc dino_device\n");
956 return 1;
957 }
958
1da177e4 959 dino_dev->hba.dev = dev;
5076c158 960 dino_dev->hba.base_addr = ioremap_nocache(hpa, 4096);
1da177e4
LT
961 dino_dev->hba.lmmio_space_offset = 0; /* CPU addrs == bus addrs */
962 spin_lock_init(&dino_dev->dinosaur_pen);
963 dino_dev->hba.iommu = ccio_get_iommu(dev);
964
965 if (is_card_dino(&dev->id)) {
966 dino_card_init(dino_dev);
967 } else {
968 dino_bridge_init(dino_dev, name);
969 }
970
971 if (dino_common_init(dev, dino_dev, name))
972 return 1;
973
974 dev->dev.platform_data = dino_dev;
975
39c2462e
BH
976 pci_add_resource_offset(&resources, &dino_dev->hba.io_space,
977 HBA_PORT_BASE(dino_dev->hba.hba_num));
7590e500 978 if (dino_dev->hba.lmmio_space.flags)
39c2462e
BH
979 pci_add_resource_offset(&resources, &dino_dev->hba.lmmio_space,
980 dino_dev->hba.lmmio_space_offset);
7590e500 981 if (dino_dev->hba.elmmio_space.flags)
39c2462e
BH
982 pci_add_resource_offset(&resources, &dino_dev->hba.elmmio_space,
983 dino_dev->hba.lmmio_space_offset);
7590e500
BH
984 if (dino_dev->hba.gmmio_space.flags)
985 pci_add_resource(&resources, &dino_dev->hba.gmmio_space);
986
1da177e4
LT
987 /*
988 ** It's not used to avoid chicken/egg problems
989 ** with configuration accessor functions.
990 */
7590e500
BH
991 dino_dev->hba.hba_bus = bus = pci_create_root_bus(&dev->dev,
992 dino_current_bus, &dino_cfg_ops, NULL, &resources);
c4e06576 993 if (!bus) {
fed99b1e 994 printk(KERN_ERR "ERROR: failed to scan PCI bus on %s (duplicate bus number %d?)\n",
d4995244 995 dev_name(&dev->dev), dino_current_bus);
7590e500 996 pci_free_resource_list(&resources);
1da177e4
LT
997 /* increment the bus number in case of duplicates */
998 dino_current_bus++;
c4e06576 999 return 0;
1da177e4 1000 }
c4e06576
BH
1001
1002 bus->subordinate = pci_scan_child_bus(bus);
1003
1004 /* This code *depends* on scanning being single threaded
1005 * if it isn't, this global bus number count will fail
1006 */
1007 dino_current_bus = bus->subordinate + 1;
1008 pci_bus_assign_resources(bus);
1009 pci_bus_add_devices(bus);
1da177e4
LT
1010 return 0;
1011}
1012
1013/*
1014 * Normally, we would just test sversion. But the Elroy PCI adapter has
1015 * the same sversion as Dino, so we have to check hversion as well.
1016 * Unfortunately, the J2240 PDC reports the wrong hversion for the first
1017 * Dino, so we have to test for Dino, Cujo and Dino-in-a-J2240.
1018 * For card-mode Dino, most machines report an sversion of 9D. But 715
1019 * and 725 firmware misreport it as 0x08080 for no adequately explained
1020 * reason.
1021 */
1022static struct parisc_device_id dino_tbl[] = {
1023 { HPHW_A_DMA, HVERSION_REV_ANY_ID, 0x004, 0x0009D },/* Card-mode Dino */
1024 { HPHW_A_DMA, HVERSION_REV_ANY_ID, HVERSION_ANY_ID, 0x08080 }, /* XXX */
1025 { HPHW_BRIDGE, HVERSION_REV_ANY_ID, 0x680, 0xa }, /* Bridge-mode Dino */
1026 { HPHW_BRIDGE, HVERSION_REV_ANY_ID, 0x682, 0xa }, /* Bridge-mode Cujo */
1027 { HPHW_BRIDGE, HVERSION_REV_ANY_ID, 0x05d, 0xa }, /* Dino in a J2240 */
1028 { 0, }
1029};
1030
1031static struct parisc_driver dino_driver = {
bdad1f83 1032 .name = "dino",
1da177e4 1033 .id_table = dino_tbl,
bdad1f83 1034 .probe = dino_probe,
1da177e4
LT
1035};
1036
1037/*
1038 * One time initialization to let the world know Dino is here.
1039 * This is the only routine which is NOT static.
1040 * Must be called exactly once before pci_init().
1041 */
1042int __init dino_init(void)
1043{
1044 register_parisc_driver(&dino_driver);
1045 return 0;
1046}
1047