Commit | Line | Data |
---|---|---|
dcb0902b BD |
1 | /* linux/arch/arm/mach-s3c6400/include/mach/map.h |
2 | * | |
3 | * Copyright 2008 Openmoko, Inc. | |
4 | * Copyright 2008 Simtec Electronics | |
5 | * http://armlinux.simtec.co.uk/ | |
6 | * Ben Dooks <ben@simtec.co.uk> | |
7 | * | |
8 | * S3C64XX - Memory map definitions | |
9 | * | |
10 | * This program is free software; you can redistribute it and/or modify | |
11 | * it under the terms of the GNU General Public License version 2 as | |
12 | * published by the Free Software Foundation. | |
13 | */ | |
14 | ||
15 | #ifndef __ASM_ARCH_MAP_H | |
16 | #define __ASM_ARCH_MAP_H __FILE__ | |
17 | ||
18 | #include <plat/map-base.h> | |
19 | ||
a7c9194c AG |
20 | /* |
21 | * Post-mux Chip Select Regions Xm0CSn_ | |
22 | * These may be used by SROM, NAND or CF depending on settings | |
23 | */ | |
24 | ||
25 | #define S3C64XX_PA_XM0CSN0 (0x10000000) | |
26 | #define S3C64XX_PA_XM0CSN1 (0x18000000) | |
27 | #define S3C64XX_PA_XM0CSN2 (0x20000000) | |
28 | #define S3C64XX_PA_XM0CSN3 (0x28000000) | |
29 | #define S3C64XX_PA_XM0CSN4 (0x30000000) | |
30 | #define S3C64XX_PA_XM0CSN5 (0x38000000) | |
31 | ||
5b323c7b BD |
32 | /* HSMMC units */ |
33 | #define S3C64XX_PA_HSMMC(x) (0x7C200000 + ((x) * 0x100000)) | |
34 | #define S3C64XX_PA_HSMMC0 S3C64XX_PA_HSMMC(0) | |
35 | #define S3C64XX_PA_HSMMC1 S3C64XX_PA_HSMMC(1) | |
36 | #define S3C64XX_PA_HSMMC2 S3C64XX_PA_HSMMC(2) | |
37 | ||
dcb0902b BD |
38 | #define S3C_PA_UART (0x7F005000) |
39 | #define S3C_PA_UART0 (S3C_PA_UART + 0x00) | |
40 | #define S3C_PA_UART1 (S3C_PA_UART + 0x400) | |
41 | #define S3C_PA_UART2 (S3C_PA_UART + 0x800) | |
42 | #define S3C_PA_UART3 (S3C_PA_UART + 0xC00) | |
43 | #define S3C_UART_OFFSET (0x400) | |
44 | ||
3e694d4b BD |
45 | /* See notes on UART VA mapping in debug-macro.S */ |
46 | #define S3C_VA_UARTx(x) (S3C_VA_UART + (S3C_PA_UART & 0xfffff) + ((x) * S3C_UART_OFFSET)) | |
47 | ||
48 | #define S3C_VA_UART0 S3C_VA_UARTx(0) | |
49 | #define S3C_VA_UART1 S3C_VA_UARTx(1) | |
50 | #define S3C_VA_UART2 S3C_VA_UARTx(2) | |
51 | #define S3C_VA_UART3 S3C_VA_UARTx(3) | |
52 | ||
810f613c AG |
53 | #define S3C64XX_PA_SROM (0x70000000) |
54 | ||
14077ea6 | 55 | #define S3C64XX_PA_NAND (0x70200000) |
58435f7b | 56 | #define S3C64XX_PA_FB (0x77100000) |
f0e1fa76 | 57 | #define S3C64XX_PA_USB_HSOTG (0x7C000000) |
543899f6 | 58 | #define S3C64XX_PA_WATCHDOG (0x7E004000) |
20609091 | 59 | #define S3C64XX_PA_RTC (0x7E005000) |
bcedfa98 | 60 | #define S3C64XX_PA_ADC (0x7E00B000) |
beda30f6 | 61 | #define S3C64XX_PA_SYSCON (0x7E00F000) |
c7c8f615 | 62 | #define S3C64XX_PA_AC97 (0x7F001000) |
5ef316fb BD |
63 | #define S3C64XX_PA_IIS0 (0x7F002000) |
64 | #define S3C64XX_PA_IIS1 (0x7F003000) | |
dcb0902b | 65 | #define S3C64XX_PA_TIMER (0x7F006000) |
3e1b776c | 66 | #define S3C64XX_PA_IIC0 (0x7F004000) |
93f85130 JB |
67 | #define S3C64XX_PA_PCM0 (0x7F009000) |
68 | #define S3C64XX_PA_PCM1 (0x7F00A000) | |
25b15da1 | 69 | #define S3C64XX_PA_IISV4 (0x7F00D000) |
1aba834d | 70 | #define S3C64XX_PA_IIC1 (0x7F00F000) |
dcb0902b | 71 | |
94df868b | 72 | #define S3C64XX_PA_GPIO (0x7F008000) |
e13cf03e | 73 | #define S3C64XX_VA_GPIO S3C_ADDR_CPU(0x00000000) |
94df868b BD |
74 | #define S3C64XX_SZ_GPIO SZ_4K |
75 | ||
dcb0902b BD |
76 | #define S3C64XX_PA_SDRAM (0x50000000) |
77 | #define S3C64XX_PA_VIC0 (0x71200000) | |
78 | #define S3C64XX_PA_VIC1 (0x71300000) | |
79 | ||
5b3d515f | 80 | #define S3C64XX_PA_MODEM (0x74108000) |
e13cf03e | 81 | #define S3C64XX_VA_MODEM S3C_ADDR_CPU(0x00100000) |
5b3d515f | 82 | |
67b3e542 BD |
83 | #define S3C64XX_PA_USBHOST (0x74300000) |
84 | ||
23196a42 MC |
85 | #define S3C64XX_PA_USB_HSPHY (0x7C100000) |
86 | #define S3C64XX_VA_USB_HSPHY S3C_ADDR_CPU(0x00200000) | |
87 | ||
dcb0902b | 88 | /* place VICs close together */ |
5b39be46 BD |
89 | #define VA_VIC0 (S3C_VA_IRQ + 0x00) |
90 | #define VA_VIC1 (S3C_VA_IRQ + 0x10000) | |
dcb0902b BD |
91 | |
92 | /* compatibiltiy defines. */ | |
93 | #define S3C_PA_TIMER S3C64XX_PA_TIMER | |
5b323c7b BD |
94 | #define S3C_PA_HSMMC0 S3C64XX_PA_HSMMC0 |
95 | #define S3C_PA_HSMMC1 S3C64XX_PA_HSMMC1 | |
96 | #define S3C_PA_HSMMC2 S3C64XX_PA_HSMMC2 | |
3e1b776c | 97 | #define S3C_PA_IIC S3C64XX_PA_IIC0 |
1aba834d | 98 | #define S3C_PA_IIC1 S3C64XX_PA_IIC1 |
14077ea6 | 99 | #define S3C_PA_NAND S3C64XX_PA_NAND |
58435f7b | 100 | #define S3C_PA_FB S3C64XX_PA_FB |
67b3e542 | 101 | #define S3C_PA_USBHOST S3C64XX_PA_USBHOST |
f0e1fa76 | 102 | #define S3C_PA_USB_HSOTG S3C64XX_PA_USB_HSOTG |
23196a42 | 103 | #define S3C_VA_USB_HSPHY S3C64XX_VA_USB_HSPHY |
dcb0902b BD |
104 | |
105 | #endif /* __ASM_ARCH_6400_MAP_H */ |