ARM: OMAP4+: AESS: enable internal auto-gating during initial setup
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / arm / mach-omap2 / omap_hwmod_44xx_data.c
CommitLineData
55d2cb08
BC
1/*
2 * Hardware modules present on the OMAP44xx chips
3 *
0a78c5c5 4 * Copyright (C) 2009-2012 Texas Instruments, Inc.
55d2cb08
BC
5 * Copyright (C) 2009-2010 Nokia Corporation
6 *
7 * Paul Walmsley
8 * Benoit Cousson
9 *
10 * This file is automatically generated from the OMAP hardware databases.
11 * We respectfully ask that any modifications to this file be coordinated
12 * with the public linux-omap@vger.kernel.org mailing list and the
13 * authors above to ensure that the autogeneration scripts are kept
14 * up-to-date with the file contents.
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/io.h>
4b25408f 22#include <linux/platform_data/gpio-omap.h>
b86aeafc 23#include <linux/power/smartreflex.h>
637874dd 24#include <linux/platform_data/omap_ocp2scp.h>
3a8761c0 25#include <linux/i2c-omap.h>
55d2cb08 26
45c3eb7d 27#include <linux/omap-dma.h>
2a296c8f 28
2203747c
AB
29#include <linux/platform_data/spi-omap2-mcspi.h>
30#include <linux/platform_data/asoc-ti-mcbsp.h>
2ab7c848 31#include <linux/platform_data/iommu-omap.h>
c345c8b0 32#include <plat/dmtimer.h>
55d2cb08 33
2a296c8f 34#include "omap_hwmod.h"
55d2cb08 35#include "omap_hwmod_common_data.h"
d198b514
PW
36#include "cm1_44xx.h"
37#include "cm2_44xx.h"
38#include "prm44xx.h"
55d2cb08 39#include "prm-regbits-44xx.h"
3a8761c0 40#include "i2c.h"
68f39e74 41#include "mmc.h"
ff2516fb 42#include "wd_timer.h"
55d2cb08
BC
43
44/* Base offset for all OMAP4 interrupts external to MPUSS */
45#define OMAP44XX_IRQ_GIC_START 32
46
47/* Base offset for all OMAP4 dma requests */
844a3b63 48#define OMAP44XX_DMA_REQ_START 1
55d2cb08
BC
49
50/*
844a3b63 51 * IP blocks
55d2cb08
BC
52 */
53
42b9e387
PW
54/*
55 * 'c2c_target_fw' class
56 * instance(s): c2c_target_fw
57 */
58static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
59 .name = "c2c_target_fw",
60};
61
62/* c2c_target_fw */
63static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
64 .name = "c2c_target_fw",
65 .class = &omap44xx_c2c_target_fw_hwmod_class,
66 .clkdm_name = "d2d_clkdm",
67 .prcm = {
68 .omap4 = {
69 .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
70 .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
71 },
72 },
73};
74
55d2cb08
BC
75/*
76 * 'dmm' class
77 * instance(s): dmm
78 */
79static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
fe13471c 80 .name = "dmm",
55d2cb08
BC
81};
82
7e69ed97
BC
83/* dmm */
84static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
85 { .irq = 113 + OMAP44XX_IRQ_GIC_START },
86 { .irq = -1 }
87};
88
55d2cb08
BC
89static struct omap_hwmod omap44xx_dmm_hwmod = {
90 .name = "dmm",
91 .class = &omap44xx_dmm_hwmod_class,
a5322c6f 92 .clkdm_name = "l3_emif_clkdm",
844a3b63 93 .mpu_irqs = omap44xx_dmm_irqs,
d0f0631d
BC
94 .prcm = {
95 .omap4 = {
96 .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
27bb00b5 97 .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
d0f0631d
BC
98 },
99 },
55d2cb08
BC
100};
101
102/*
103 * 'emif_fw' class
104 * instance(s): emif_fw
105 */
106static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
fe13471c 107 .name = "emif_fw",
55d2cb08
BC
108};
109
7e69ed97 110/* emif_fw */
55d2cb08
BC
111static struct omap_hwmod omap44xx_emif_fw_hwmod = {
112 .name = "emif_fw",
113 .class = &omap44xx_emif_fw_hwmod_class,
a5322c6f 114 .clkdm_name = "l3_emif_clkdm",
d0f0631d
BC
115 .prcm = {
116 .omap4 = {
117 .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
27bb00b5 118 .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
d0f0631d
BC
119 },
120 },
55d2cb08
BC
121};
122
123/*
124 * 'l3' class
125 * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
126 */
127static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
fe13471c 128 .name = "l3",
55d2cb08
BC
129};
130
7e69ed97 131/* l3_instr */
55d2cb08
BC
132static struct omap_hwmod omap44xx_l3_instr_hwmod = {
133 .name = "l3_instr",
134 .class = &omap44xx_l3_hwmod_class,
a5322c6f 135 .clkdm_name = "l3_instr_clkdm",
d0f0631d
BC
136 .prcm = {
137 .omap4 = {
138 .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
27bb00b5 139 .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
03fdefe5 140 .modulemode = MODULEMODE_HWCTRL,
d0f0631d
BC
141 },
142 },
55d2cb08
BC
143};
144
7e69ed97 145/* l3_main_1 */
9b4021be
BC
146static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
147 { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
148 { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
149 { .irq = -1 }
150};
151
55d2cb08
BC
152static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
153 .name = "l3_main_1",
154 .class = &omap44xx_l3_hwmod_class,
a5322c6f 155 .clkdm_name = "l3_1_clkdm",
7e69ed97 156 .mpu_irqs = omap44xx_l3_main_1_irqs,
d0f0631d
BC
157 .prcm = {
158 .omap4 = {
159 .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
27bb00b5 160 .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
d0f0631d
BC
161 },
162 },
55d2cb08
BC
163};
164
7e69ed97 165/* l3_main_2 */
55d2cb08
BC
166static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
167 .name = "l3_main_2",
168 .class = &omap44xx_l3_hwmod_class,
a5322c6f 169 .clkdm_name = "l3_2_clkdm",
d0f0631d
BC
170 .prcm = {
171 .omap4 = {
172 .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
27bb00b5 173 .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
d0f0631d
BC
174 },
175 },
55d2cb08
BC
176};
177
7e69ed97 178/* l3_main_3 */
55d2cb08
BC
179static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
180 .name = "l3_main_3",
181 .class = &omap44xx_l3_hwmod_class,
a5322c6f 182 .clkdm_name = "l3_instr_clkdm",
d0f0631d
BC
183 .prcm = {
184 .omap4 = {
185 .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
27bb00b5 186 .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
03fdefe5 187 .modulemode = MODULEMODE_HWCTRL,
d0f0631d
BC
188 },
189 },
55d2cb08
BC
190};
191
192/*
193 * 'l4' class
194 * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
195 */
196static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
fe13471c 197 .name = "l4",
55d2cb08
BC
198};
199
7e69ed97 200/* l4_abe */
55d2cb08
BC
201static struct omap_hwmod omap44xx_l4_abe_hwmod = {
202 .name = "l4_abe",
203 .class = &omap44xx_l4_hwmod_class,
a5322c6f 204 .clkdm_name = "abe_clkdm",
d0f0631d
BC
205 .prcm = {
206 .omap4 = {
207 .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
ce80979a
TK
208 .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
209 .lostcontext_mask = OMAP4430_LOSTMEM_AESSMEM_MASK,
46b3af27 210 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
d0f0631d
BC
211 },
212 },
55d2cb08
BC
213};
214
7e69ed97 215/* l4_cfg */
55d2cb08
BC
216static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
217 .name = "l4_cfg",
218 .class = &omap44xx_l4_hwmod_class,
a5322c6f 219 .clkdm_name = "l4_cfg_clkdm",
d0f0631d
BC
220 .prcm = {
221 .omap4 = {
222 .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
27bb00b5 223 .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
d0f0631d
BC
224 },
225 },
55d2cb08
BC
226};
227
7e69ed97 228/* l4_per */
55d2cb08
BC
229static struct omap_hwmod omap44xx_l4_per_hwmod = {
230 .name = "l4_per",
231 .class = &omap44xx_l4_hwmod_class,
a5322c6f 232 .clkdm_name = "l4_per_clkdm",
d0f0631d
BC
233 .prcm = {
234 .omap4 = {
235 .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
27bb00b5 236 .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
d0f0631d
BC
237 },
238 },
55d2cb08
BC
239};
240
7e69ed97 241/* l4_wkup */
55d2cb08
BC
242static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
243 .name = "l4_wkup",
244 .class = &omap44xx_l4_hwmod_class,
a5322c6f 245 .clkdm_name = "l4_wkup_clkdm",
d0f0631d
BC
246 .prcm = {
247 .omap4 = {
248 .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
27bb00b5 249 .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
d0f0631d
BC
250 },
251 },
55d2cb08
BC
252};
253
f776471f 254/*
3b54baad
BC
255 * 'mpu_bus' class
256 * instance(s): mpu_private
f776471f 257 */
3b54baad 258static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
fe13471c 259 .name = "mpu_bus",
3b54baad 260};
f776471f 261
7e69ed97 262/* mpu_private */
3b54baad
BC
263static struct omap_hwmod omap44xx_mpu_private_hwmod = {
264 .name = "mpu_private",
265 .class = &omap44xx_mpu_bus_hwmod_class,
a5322c6f 266 .clkdm_name = "mpuss_clkdm",
46b3af27
TK
267 .prcm = {
268 .omap4 = {
269 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
270 },
271 },
3b54baad
BC
272};
273
9a817bc8
BC
274/*
275 * 'ocp_wp_noc' class
276 * instance(s): ocp_wp_noc
277 */
278static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
279 .name = "ocp_wp_noc",
280};
281
282/* ocp_wp_noc */
283static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
284 .name = "ocp_wp_noc",
285 .class = &omap44xx_ocp_wp_noc_hwmod_class,
286 .clkdm_name = "l3_instr_clkdm",
287 .prcm = {
288 .omap4 = {
289 .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
290 .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
291 .modulemode = MODULEMODE_HWCTRL,
292 },
293 },
294};
295
3b54baad
BC
296/*
297 * Modules omap_hwmod structures
298 *
299 * The following IPs are excluded for the moment because:
300 * - They do not need an explicit SW control using omap_hwmod API.
301 * - They still need to be validated with the driver
302 * properly adapted to omap_hwmod / omap_device
303 *
96566043 304 * usim
3b54baad
BC
305 */
306
407a6888
BC
307/*
308 * 'aess' class
309 * audio engine sub system
310 */
311
312static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
313 .rev_offs = 0x0000,
314 .sysc_offs = 0x0010,
315 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
316 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
c614ebf6
BC
317 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
318 MSTANDBY_SMART_WKUP),
407a6888
BC
319 .sysc_fields = &omap_hwmod_sysc_type2,
320};
321
322static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
323 .name = "aess",
324 .sysc = &omap44xx_aess_sysc,
c02060d8 325 .enable_preprogram = omap_hwmod_aess_preprogram,
407a6888
BC
326};
327
328/* aess */
329static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
330 { .irq = 99 + OMAP44XX_IRQ_GIC_START },
212738a4 331 { .irq = -1 }
407a6888
BC
332};
333
334static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
335 { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
336 { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
337 { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
338 { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
339 { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
340 { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
341 { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
342 { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
bc614958 343 { .dma_req = -1 }
407a6888
BC
344};
345
407a6888
BC
346static struct omap_hwmod omap44xx_aess_hwmod = {
347 .name = "aess",
348 .class = &omap44xx_aess_hwmod_class,
a5322c6f 349 .clkdm_name = "abe_clkdm",
407a6888 350 .mpu_irqs = omap44xx_aess_irqs,
407a6888 351 .sdma_reqs = omap44xx_aess_sdma_reqs,
407a6888 352 .main_clk = "aess_fck",
00fe610b 353 .prcm = {
407a6888 354 .omap4 = {
d0f0631d 355 .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
27bb00b5 356 .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
ce80979a 357 .lostcontext_mask = OMAP4430_LOSTCONTEXT_DFF_MASK,
03fdefe5 358 .modulemode = MODULEMODE_SWCTRL,
407a6888
BC
359 },
360 },
407a6888
BC
361};
362
42b9e387
PW
363/*
364 * 'c2c' class
365 * chip 2 chip interface used to plug the ape soc (omap) with an external modem
366 * soc
367 */
368
369static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
370 .name = "c2c",
371};
372
373/* c2c */
374static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
375 { .irq = 88 + OMAP44XX_IRQ_GIC_START },
376 { .irq = -1 }
377};
378
379static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
380 { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
381 { .dma_req = -1 }
382};
383
384static struct omap_hwmod omap44xx_c2c_hwmod = {
385 .name = "c2c",
386 .class = &omap44xx_c2c_hwmod_class,
387 .clkdm_name = "d2d_clkdm",
388 .mpu_irqs = omap44xx_c2c_irqs,
389 .sdma_reqs = omap44xx_c2c_sdma_reqs,
390 .prcm = {
391 .omap4 = {
392 .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
393 .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
394 },
395 },
396};
397
407a6888
BC
398/*
399 * 'counter' class
400 * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
401 */
402
403static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
404 .rev_offs = 0x0000,
405 .sysc_offs = 0x0004,
406 .sysc_flags = SYSC_HAS_SIDLEMODE,
252a4c54 407 .idlemodes = (SIDLE_FORCE | SIDLE_NO),
407a6888
BC
408 .sysc_fields = &omap_hwmod_sysc_type1,
409};
410
411static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
412 .name = "counter",
413 .sysc = &omap44xx_counter_sysc,
414};
415
416/* counter_32k */
407a6888
BC
417static struct omap_hwmod omap44xx_counter_32k_hwmod = {
418 .name = "counter_32k",
419 .class = &omap44xx_counter_hwmod_class,
a5322c6f 420 .clkdm_name = "l4_wkup_clkdm",
407a6888
BC
421 .flags = HWMOD_SWSUP_SIDLE,
422 .main_clk = "sys_32k_ck",
00fe610b 423 .prcm = {
407a6888 424 .omap4 = {
d0f0631d 425 .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
27bb00b5 426 .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
407a6888
BC
427 },
428 },
407a6888
BC
429};
430
a0b5d813
PW
431/*
432 * 'ctrl_module' class
433 * attila core control module + core pad control module + wkup pad control
434 * module + attila wkup control module
435 */
436
437static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
438 .rev_offs = 0x0000,
439 .sysc_offs = 0x0010,
440 .sysc_flags = SYSC_HAS_SIDLEMODE,
441 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
442 SIDLE_SMART_WKUP),
443 .sysc_fields = &omap_hwmod_sysc_type2,
444};
445
446static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
447 .name = "ctrl_module",
448 .sysc = &omap44xx_ctrl_module_sysc,
449};
450
451/* ctrl_module_core */
452static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
453 { .irq = 8 + OMAP44XX_IRQ_GIC_START },
454 { .irq = -1 }
455};
456
457static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
458 .name = "ctrl_module_core",
459 .class = &omap44xx_ctrl_module_hwmod_class,
460 .clkdm_name = "l4_cfg_clkdm",
461 .mpu_irqs = omap44xx_ctrl_module_core_irqs,
46b3af27
TK
462 .prcm = {
463 .omap4 = {
464 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
465 },
466 },
a0b5d813
PW
467};
468
469/* ctrl_module_pad_core */
470static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
471 .name = "ctrl_module_pad_core",
472 .class = &omap44xx_ctrl_module_hwmod_class,
473 .clkdm_name = "l4_cfg_clkdm",
46b3af27
TK
474 .prcm = {
475 .omap4 = {
476 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
477 },
478 },
a0b5d813
PW
479};
480
481/* ctrl_module_wkup */
482static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
483 .name = "ctrl_module_wkup",
484 .class = &omap44xx_ctrl_module_hwmod_class,
485 .clkdm_name = "l4_wkup_clkdm",
46b3af27
TK
486 .prcm = {
487 .omap4 = {
488 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
489 },
490 },
a0b5d813
PW
491};
492
493/* ctrl_module_pad_wkup */
494static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
495 .name = "ctrl_module_pad_wkup",
496 .class = &omap44xx_ctrl_module_hwmod_class,
497 .clkdm_name = "l4_wkup_clkdm",
46b3af27
TK
498 .prcm = {
499 .omap4 = {
500 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
501 },
502 },
a0b5d813
PW
503};
504
96566043
BC
505/*
506 * 'debugss' class
507 * debug and emulation sub system
508 */
509
510static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
511 .name = "debugss",
512};
513
514/* debugss */
515static struct omap_hwmod omap44xx_debugss_hwmod = {
516 .name = "debugss",
517 .class = &omap44xx_debugss_hwmod_class,
518 .clkdm_name = "emu_sys_clkdm",
519 .main_clk = "trace_clk_div_ck",
520 .prcm = {
521 .omap4 = {
522 .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
523 .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
524 },
525 },
526};
527
d7cf5f33
BC
528/*
529 * 'dma' class
530 * dma controller for data exchange between memory to memory (i.e. internal or
531 * external memory) and gp peripherals to memory or memory to gp peripherals
532 */
533
534static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
535 .rev_offs = 0x0000,
536 .sysc_offs = 0x002c,
537 .syss_offs = 0x0028,
538 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
539 SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
540 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
541 SYSS_HAS_RESET_STATUS),
542 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
543 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
544 .sysc_fields = &omap_hwmod_sysc_type1,
545};
546
547static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
548 .name = "dma",
549 .sysc = &omap44xx_dma_sysc,
550};
551
552/* dma dev_attr */
553static struct omap_dma_dev_attr dma_dev_attr = {
554 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
555 IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
556 .lch_count = 32,
557};
558
559/* dma_system */
560static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
561 { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
562 { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
563 { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
564 { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
212738a4 565 { .irq = -1 }
d7cf5f33
BC
566};
567
d7cf5f33
BC
568static struct omap_hwmod omap44xx_dma_system_hwmod = {
569 .name = "dma_system",
570 .class = &omap44xx_dma_hwmod_class,
a5322c6f 571 .clkdm_name = "l3_dma_clkdm",
d7cf5f33 572 .mpu_irqs = omap44xx_dma_system_irqs,
d7cf5f33
BC
573 .main_clk = "l3_div_ck",
574 .prcm = {
575 .omap4 = {
d0f0631d 576 .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
27bb00b5 577 .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
d7cf5f33
BC
578 },
579 },
580 .dev_attr = &dma_dev_attr,
d7cf5f33
BC
581};
582
8ca476da
BC
583/*
584 * 'dmic' class
585 * digital microphone controller
586 */
587
588static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
589 .rev_offs = 0x0000,
590 .sysc_offs = 0x0010,
591 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
592 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
593 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
594 SIDLE_SMART_WKUP),
595 .sysc_fields = &omap_hwmod_sysc_type2,
596};
597
598static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
599 .name = "dmic",
600 .sysc = &omap44xx_dmic_sysc,
601};
602
603/* dmic */
8ca476da
BC
604static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
605 { .irq = 114 + OMAP44XX_IRQ_GIC_START },
212738a4 606 { .irq = -1 }
8ca476da
BC
607};
608
609static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
610 { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
bc614958 611 { .dma_req = -1 }
8ca476da
BC
612};
613
8ca476da
BC
614static struct omap_hwmod omap44xx_dmic_hwmod = {
615 .name = "dmic",
616 .class = &omap44xx_dmic_hwmod_class,
a5322c6f 617 .clkdm_name = "abe_clkdm",
8ca476da 618 .mpu_irqs = omap44xx_dmic_irqs,
8ca476da 619 .sdma_reqs = omap44xx_dmic_sdma_reqs,
8ca476da 620 .main_clk = "dmic_fck",
00fe610b 621 .prcm = {
8ca476da 622 .omap4 = {
d0f0631d 623 .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
27bb00b5 624 .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
03fdefe5 625 .modulemode = MODULEMODE_SWCTRL,
8ca476da
BC
626 },
627 },
8ca476da
BC
628};
629
8f25bdc5
BC
630/*
631 * 'dsp' class
632 * dsp sub-system
633 */
634
635static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
fe13471c 636 .name = "dsp",
8f25bdc5
BC
637};
638
639/* dsp */
640static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
641 { .irq = 28 + OMAP44XX_IRQ_GIC_START },
212738a4 642 { .irq = -1 }
8f25bdc5
BC
643};
644
645static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
8f25bdc5
BC
646 { .name = "dsp", .rst_shift = 0 },
647};
648
8f25bdc5
BC
649static struct omap_hwmod omap44xx_dsp_hwmod = {
650 .name = "dsp",
651 .class = &omap44xx_dsp_hwmod_class,
a5322c6f 652 .clkdm_name = "tesla_clkdm",
8f25bdc5 653 .mpu_irqs = omap44xx_dsp_irqs,
8f25bdc5
BC
654 .rst_lines = omap44xx_dsp_resets,
655 .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
298ea44f 656 .main_clk = "dpll_iva_m4x2_ck",
8f25bdc5
BC
657 .prcm = {
658 .omap4 = {
d0f0631d 659 .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
eaac329d 660 .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
27bb00b5 661 .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
03fdefe5 662 .modulemode = MODULEMODE_HWCTRL,
8f25bdc5
BC
663 },
664 },
8f25bdc5
BC
665};
666
d63bd74f
BC
667/*
668 * 'dss' class
669 * display sub-system
670 */
671
672static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
673 .rev_offs = 0x0000,
674 .syss_offs = 0x0014,
675 .sysc_flags = SYSS_HAS_RESET_STATUS,
676};
677
678static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
679 .name = "dss",
680 .sysc = &omap44xx_dss_sysc,
13662dc5 681 .reset = omap_dss_reset,
d63bd74f
BC
682};
683
684/* dss */
d63bd74f
BC
685static struct omap_hwmod_opt_clk dss_opt_clks[] = {
686 { .role = "sys_clk", .clk = "dss_sys_clk" },
687 { .role = "tv_clk", .clk = "dss_tv_clk" },
4d0698d9 688 { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
d63bd74f
BC
689};
690
691static struct omap_hwmod omap44xx_dss_hwmod = {
692 .name = "dss_core",
37ad0855 693 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
d63bd74f 694 .class = &omap44xx_dss_hwmod_class,
a5322c6f 695 .clkdm_name = "l3_dss_clkdm",
da7cdfac 696 .main_clk = "dss_dss_clk",
d63bd74f
BC
697 .prcm = {
698 .omap4 = {
d0f0631d 699 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
27bb00b5 700 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
d63bd74f
BC
701 },
702 },
703 .opt_clks = dss_opt_clks,
704 .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
d63bd74f
BC
705};
706
707/*
708 * 'dispc' class
709 * display controller
710 */
711
712static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
713 .rev_offs = 0x0000,
714 .sysc_offs = 0x0010,
715 .syss_offs = 0x0014,
716 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
717 SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
718 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
719 SYSS_HAS_RESET_STATUS),
720 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
721 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
722 .sysc_fields = &omap_hwmod_sysc_type1,
723};
724
725static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
726 .name = "dispc",
727 .sysc = &omap44xx_dispc_sysc,
728};
729
730/* dss_dispc */
d63bd74f
BC
731static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
732 { .irq = 25 + OMAP44XX_IRQ_GIC_START },
212738a4 733 { .irq = -1 }
d63bd74f
BC
734};
735
736static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
737 { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
bc614958 738 { .dma_req = -1 }
d63bd74f
BC
739};
740
b923d40d
AT
741static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
742 .manager_count = 3,
743 .has_framedonetv_irq = 1
744};
745
d63bd74f
BC
746static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
747 .name = "dss_dispc",
748 .class = &omap44xx_dispc_hwmod_class,
a5322c6f 749 .clkdm_name = "l3_dss_clkdm",
d63bd74f 750 .mpu_irqs = omap44xx_dss_dispc_irqs,
d63bd74f 751 .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
da7cdfac 752 .main_clk = "dss_dss_clk",
d63bd74f
BC
753 .prcm = {
754 .omap4 = {
d0f0631d 755 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
27bb00b5 756 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
d63bd74f
BC
757 },
758 },
b923d40d 759 .dev_attr = &omap44xx_dss_dispc_dev_attr
d63bd74f
BC
760};
761
762/*
763 * 'dsi' class
764 * display serial interface controller
765 */
766
767static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
768 .rev_offs = 0x0000,
769 .sysc_offs = 0x0010,
770 .syss_offs = 0x0014,
771 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
772 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
773 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
774 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
775 .sysc_fields = &omap_hwmod_sysc_type1,
776};
777
778static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
779 .name = "dsi",
780 .sysc = &omap44xx_dsi_sysc,
781};
782
783/* dss_dsi1 */
d63bd74f
BC
784static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
785 { .irq = 53 + OMAP44XX_IRQ_GIC_START },
212738a4 786 { .irq = -1 }
d63bd74f
BC
787};
788
789static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
790 { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
bc614958 791 { .dma_req = -1 }
d63bd74f
BC
792};
793
3a23aafc
TV
794static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
795 { .role = "sys_clk", .clk = "dss_sys_clk" },
796};
797
d63bd74f
BC
798static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
799 .name = "dss_dsi1",
800 .class = &omap44xx_dsi_hwmod_class,
a5322c6f 801 .clkdm_name = "l3_dss_clkdm",
d63bd74f 802 .mpu_irqs = omap44xx_dss_dsi1_irqs,
d63bd74f 803 .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
da7cdfac 804 .main_clk = "dss_dss_clk",
d63bd74f
BC
805 .prcm = {
806 .omap4 = {
d0f0631d 807 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
27bb00b5 808 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
d63bd74f
BC
809 },
810 },
3a23aafc
TV
811 .opt_clks = dss_dsi1_opt_clks,
812 .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
d63bd74f
BC
813};
814
815/* dss_dsi2 */
d63bd74f
BC
816static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
817 { .irq = 84 + OMAP44XX_IRQ_GIC_START },
212738a4 818 { .irq = -1 }
d63bd74f
BC
819};
820
821static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
822 { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
bc614958 823 { .dma_req = -1 }
d63bd74f
BC
824};
825
3a23aafc
TV
826static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
827 { .role = "sys_clk", .clk = "dss_sys_clk" },
828};
829
d63bd74f
BC
830static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
831 .name = "dss_dsi2",
832 .class = &omap44xx_dsi_hwmod_class,
a5322c6f 833 .clkdm_name = "l3_dss_clkdm",
d63bd74f 834 .mpu_irqs = omap44xx_dss_dsi2_irqs,
d63bd74f 835 .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
da7cdfac 836 .main_clk = "dss_dss_clk",
d63bd74f
BC
837 .prcm = {
838 .omap4 = {
d0f0631d 839 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
27bb00b5 840 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
d63bd74f
BC
841 },
842 },
3a23aafc
TV
843 .opt_clks = dss_dsi2_opt_clks,
844 .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
d63bd74f
BC
845};
846
847/*
848 * 'hdmi' class
849 * hdmi controller
850 */
851
852static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
853 .rev_offs = 0x0000,
854 .sysc_offs = 0x0010,
855 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
856 SYSC_HAS_SOFTRESET),
857 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
858 SIDLE_SMART_WKUP),
859 .sysc_fields = &omap_hwmod_sysc_type2,
860};
861
862static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
863 .name = "hdmi",
864 .sysc = &omap44xx_hdmi_sysc,
865};
866
867/* dss_hdmi */
d63bd74f
BC
868static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
869 { .irq = 101 + OMAP44XX_IRQ_GIC_START },
212738a4 870 { .irq = -1 }
d63bd74f
BC
871};
872
873static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
874 { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
bc614958 875 { .dma_req = -1 }
d63bd74f
BC
876};
877
3a23aafc
TV
878static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
879 { .role = "sys_clk", .clk = "dss_sys_clk" },
880};
881
d63bd74f
BC
882static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
883 .name = "dss_hdmi",
884 .class = &omap44xx_hdmi_hwmod_class,
a5322c6f 885 .clkdm_name = "l3_dss_clkdm",
dc57aef5
RN
886 /*
887 * HDMI audio requires to use no-idle mode. Hence,
888 * set idle mode by software.
889 */
890 .flags = HWMOD_SWSUP_SIDLE,
d63bd74f 891 .mpu_irqs = omap44xx_dss_hdmi_irqs,
d63bd74f 892 .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
4d0698d9 893 .main_clk = "dss_48mhz_clk",
d63bd74f
BC
894 .prcm = {
895 .omap4 = {
d0f0631d 896 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
27bb00b5 897 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
d63bd74f
BC
898 },
899 },
3a23aafc
TV
900 .opt_clks = dss_hdmi_opt_clks,
901 .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
d63bd74f
BC
902};
903
904/*
905 * 'rfbi' class
906 * remote frame buffer interface
907 */
908
909static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
910 .rev_offs = 0x0000,
911 .sysc_offs = 0x0010,
912 .syss_offs = 0x0014,
913 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
914 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
915 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
916 .sysc_fields = &omap_hwmod_sysc_type1,
917};
918
919static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
920 .name = "rfbi",
921 .sysc = &omap44xx_rfbi_sysc,
922};
923
924/* dss_rfbi */
d63bd74f
BC
925static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
926 { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
bc614958 927 { .dma_req = -1 }
d63bd74f
BC
928};
929
3a23aafc
TV
930static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
931 { .role = "ick", .clk = "dss_fck" },
932};
933
d63bd74f
BC
934static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
935 .name = "dss_rfbi",
936 .class = &omap44xx_rfbi_hwmod_class,
a5322c6f 937 .clkdm_name = "l3_dss_clkdm",
d63bd74f 938 .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
da7cdfac 939 .main_clk = "dss_dss_clk",
d63bd74f
BC
940 .prcm = {
941 .omap4 = {
d0f0631d 942 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
27bb00b5 943 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
d63bd74f
BC
944 },
945 },
3a23aafc
TV
946 .opt_clks = dss_rfbi_opt_clks,
947 .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
d63bd74f
BC
948};
949
950/*
951 * 'venc' class
952 * video encoder
953 */
954
955static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
956 .name = "venc",
957};
958
959/* dss_venc */
d63bd74f
BC
960static struct omap_hwmod omap44xx_dss_venc_hwmod = {
961 .name = "dss_venc",
962 .class = &omap44xx_venc_hwmod_class,
a5322c6f 963 .clkdm_name = "l3_dss_clkdm",
4d0698d9 964 .main_clk = "dss_tv_clk",
d63bd74f
BC
965 .prcm = {
966 .omap4 = {
d0f0631d 967 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
27bb00b5 968 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
d63bd74f
BC
969 },
970 },
d63bd74f
BC
971};
972
42b9e387
PW
973/*
974 * 'elm' class
975 * bch error location module
976 */
977
978static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
979 .rev_offs = 0x0000,
980 .sysc_offs = 0x0010,
981 .syss_offs = 0x0014,
982 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
983 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
984 SYSS_HAS_RESET_STATUS),
985 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
986 .sysc_fields = &omap_hwmod_sysc_type1,
987};
988
989static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
990 .name = "elm",
991 .sysc = &omap44xx_elm_sysc,
992};
993
994/* elm */
995static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
996 { .irq = 4 + OMAP44XX_IRQ_GIC_START },
997 { .irq = -1 }
998};
999
1000static struct omap_hwmod omap44xx_elm_hwmod = {
1001 .name = "elm",
1002 .class = &omap44xx_elm_hwmod_class,
1003 .clkdm_name = "l4_per_clkdm",
1004 .mpu_irqs = omap44xx_elm_irqs,
1005 .prcm = {
1006 .omap4 = {
1007 .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
1008 .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
1009 },
1010 },
1011};
1012
bf30f950
PW
1013/*
1014 * 'emif' class
1015 * external memory interface no1
1016 */
1017
1018static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
1019 .rev_offs = 0x0000,
1020};
1021
1022static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
1023 .name = "emif",
1024 .sysc = &omap44xx_emif_sysc,
1025};
1026
1027/* emif1 */
1028static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
1029 { .irq = 110 + OMAP44XX_IRQ_GIC_START },
1030 { .irq = -1 }
1031};
1032
1033static struct omap_hwmod omap44xx_emif1_hwmod = {
1034 .name = "emif1",
1035 .class = &omap44xx_emif_hwmod_class,
1036 .clkdm_name = "l3_emif_clkdm",
1037 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
1038 .mpu_irqs = omap44xx_emif1_irqs,
1039 .main_clk = "ddrphy_ck",
1040 .prcm = {
1041 .omap4 = {
1042 .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
1043 .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
1044 .modulemode = MODULEMODE_HWCTRL,
1045 },
1046 },
1047};
1048
1049/* emif2 */
1050static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
1051 { .irq = 111 + OMAP44XX_IRQ_GIC_START },
1052 { .irq = -1 }
1053};
1054
1055static struct omap_hwmod omap44xx_emif2_hwmod = {
1056 .name = "emif2",
1057 .class = &omap44xx_emif_hwmod_class,
1058 .clkdm_name = "l3_emif_clkdm",
1059 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
1060 .mpu_irqs = omap44xx_emif2_irqs,
1061 .main_clk = "ddrphy_ck",
1062 .prcm = {
1063 .omap4 = {
1064 .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
1065 .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
1066 .modulemode = MODULEMODE_HWCTRL,
1067 },
1068 },
1069};
1070
b050f688
ML
1071/*
1072 * 'fdif' class
1073 * face detection hw accelerator module
1074 */
1075
1076static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
1077 .rev_offs = 0x0000,
1078 .sysc_offs = 0x0010,
1079 /*
1080 * FDIF needs 100 OCP clk cycles delay after a softreset before
1081 * accessing sysconfig again.
1082 * The lowest frequency at the moment for L3 bus is 100 MHz, so
1083 * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
1084 *
1085 * TODO: Indicate errata when available.
1086 */
1087 .srst_udelay = 2,
1088 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
1089 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1090 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1091 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
1092 .sysc_fields = &omap_hwmod_sysc_type2,
1093};
1094
1095static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
1096 .name = "fdif",
1097 .sysc = &omap44xx_fdif_sysc,
1098};
1099
1100/* fdif */
1101static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
1102 { .irq = 69 + OMAP44XX_IRQ_GIC_START },
1103 { .irq = -1 }
1104};
1105
1106static struct omap_hwmod omap44xx_fdif_hwmod = {
1107 .name = "fdif",
1108 .class = &omap44xx_fdif_hwmod_class,
1109 .clkdm_name = "iss_clkdm",
1110 .mpu_irqs = omap44xx_fdif_irqs,
1111 .main_clk = "fdif_fck",
1112 .prcm = {
1113 .omap4 = {
1114 .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
1115 .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
1116 .modulemode = MODULEMODE_SWCTRL,
1117 },
1118 },
1119};
1120
3b54baad
BC
1121/*
1122 * 'gpio' class
1123 * general purpose io module
1124 */
1125
1126static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
1127 .rev_offs = 0x0000,
f776471f 1128 .sysc_offs = 0x0010,
3b54baad 1129 .syss_offs = 0x0114,
0cfe8751
BC
1130 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
1131 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
1132 SYSS_HAS_RESET_STATUS),
7cffa6b8
BC
1133 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1134 SIDLE_SMART_WKUP),
f776471f
BC
1135 .sysc_fields = &omap_hwmod_sysc_type1,
1136};
1137
3b54baad 1138static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
fe13471c
BC
1139 .name = "gpio",
1140 .sysc = &omap44xx_gpio_sysc,
1141 .rev = 2,
f776471f
BC
1142};
1143
3b54baad
BC
1144/* gpio dev_attr */
1145static struct omap_gpio_dev_attr gpio_dev_attr = {
fe13471c
BC
1146 .bank_width = 32,
1147 .dbck_flag = true,
f776471f
BC
1148};
1149
3b54baad 1150/* gpio1 */
3b54baad
BC
1151static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
1152 { .irq = 29 + OMAP44XX_IRQ_GIC_START },
212738a4 1153 { .irq = -1 }
f776471f
BC
1154};
1155
3b54baad 1156static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
b399bca8 1157 { .role = "dbclk", .clk = "gpio1_dbclk" },
3b54baad
BC
1158};
1159
1160static struct omap_hwmod omap44xx_gpio1_hwmod = {
1161 .name = "gpio1",
1162 .class = &omap44xx_gpio_hwmod_class,
a5322c6f 1163 .clkdm_name = "l4_wkup_clkdm",
3b54baad 1164 .mpu_irqs = omap44xx_gpio1_irqs,
3b54baad 1165 .main_clk = "gpio1_ick",
f776471f
BC
1166 .prcm = {
1167 .omap4 = {
d0f0631d 1168 .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
27bb00b5 1169 .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
03fdefe5 1170 .modulemode = MODULEMODE_HWCTRL,
f776471f
BC
1171 },
1172 },
3b54baad
BC
1173 .opt_clks = gpio1_opt_clks,
1174 .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
1175 .dev_attr = &gpio_dev_attr,
f776471f
BC
1176};
1177
3b54baad 1178/* gpio2 */
3b54baad
BC
1179static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
1180 { .irq = 30 + OMAP44XX_IRQ_GIC_START },
212738a4 1181 { .irq = -1 }
f776471f
BC
1182};
1183
3b54baad 1184static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
b399bca8 1185 { .role = "dbclk", .clk = "gpio2_dbclk" },
3b54baad
BC
1186};
1187
1188static struct omap_hwmod omap44xx_gpio2_hwmod = {
1189 .name = "gpio2",
1190 .class = &omap44xx_gpio_hwmod_class,
a5322c6f 1191 .clkdm_name = "l4_per_clkdm",
b399bca8 1192 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
3b54baad 1193 .mpu_irqs = omap44xx_gpio2_irqs,
3b54baad 1194 .main_clk = "gpio2_ick",
f776471f
BC
1195 .prcm = {
1196 .omap4 = {
d0f0631d 1197 .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
27bb00b5 1198 .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
03fdefe5 1199 .modulemode = MODULEMODE_HWCTRL,
f776471f
BC
1200 },
1201 },
3b54baad
BC
1202 .opt_clks = gpio2_opt_clks,
1203 .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
1204 .dev_attr = &gpio_dev_attr,
f776471f
BC
1205};
1206
3b54baad 1207/* gpio3 */
3b54baad
BC
1208static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
1209 { .irq = 31 + OMAP44XX_IRQ_GIC_START },
212738a4 1210 { .irq = -1 }
f776471f
BC
1211};
1212
3b54baad 1213static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
b399bca8 1214 { .role = "dbclk", .clk = "gpio3_dbclk" },
3b54baad
BC
1215};
1216
1217static struct omap_hwmod omap44xx_gpio3_hwmod = {
1218 .name = "gpio3",
1219 .class = &omap44xx_gpio_hwmod_class,
a5322c6f 1220 .clkdm_name = "l4_per_clkdm",
b399bca8 1221 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
3b54baad 1222 .mpu_irqs = omap44xx_gpio3_irqs,
3b54baad 1223 .main_clk = "gpio3_ick",
f776471f
BC
1224 .prcm = {
1225 .omap4 = {
d0f0631d 1226 .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
27bb00b5 1227 .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
03fdefe5 1228 .modulemode = MODULEMODE_HWCTRL,
f776471f
BC
1229 },
1230 },
3b54baad
BC
1231 .opt_clks = gpio3_opt_clks,
1232 .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
1233 .dev_attr = &gpio_dev_attr,
f776471f
BC
1234};
1235
3b54baad 1236/* gpio4 */
3b54baad
BC
1237static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
1238 { .irq = 32 + OMAP44XX_IRQ_GIC_START },
212738a4 1239 { .irq = -1 }
f776471f
BC
1240};
1241
3b54baad 1242static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
b399bca8 1243 { .role = "dbclk", .clk = "gpio4_dbclk" },
3b54baad
BC
1244};
1245
1246static struct omap_hwmod omap44xx_gpio4_hwmod = {
1247 .name = "gpio4",
1248 .class = &omap44xx_gpio_hwmod_class,
a5322c6f 1249 .clkdm_name = "l4_per_clkdm",
b399bca8 1250 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
3b54baad 1251 .mpu_irqs = omap44xx_gpio4_irqs,
3b54baad 1252 .main_clk = "gpio4_ick",
f776471f
BC
1253 .prcm = {
1254 .omap4 = {
d0f0631d 1255 .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
27bb00b5 1256 .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
03fdefe5 1257 .modulemode = MODULEMODE_HWCTRL,
f776471f
BC
1258 },
1259 },
3b54baad
BC
1260 .opt_clks = gpio4_opt_clks,
1261 .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
1262 .dev_attr = &gpio_dev_attr,
f776471f
BC
1263};
1264
3b54baad 1265/* gpio5 */
3b54baad
BC
1266static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
1267 { .irq = 33 + OMAP44XX_IRQ_GIC_START },
212738a4 1268 { .irq = -1 }
55d2cb08
BC
1269};
1270
844a3b63
PW
1271static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
1272 { .role = "dbclk", .clk = "gpio5_dbclk" },
55d2cb08
BC
1273};
1274
3b54baad
BC
1275static struct omap_hwmod omap44xx_gpio5_hwmod = {
1276 .name = "gpio5",
1277 .class = &omap44xx_gpio_hwmod_class,
a5322c6f 1278 .clkdm_name = "l4_per_clkdm",
b399bca8 1279 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
3b54baad 1280 .mpu_irqs = omap44xx_gpio5_irqs,
3b54baad 1281 .main_clk = "gpio5_ick",
55d2cb08
BC
1282 .prcm = {
1283 .omap4 = {
d0f0631d 1284 .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
27bb00b5 1285 .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
03fdefe5 1286 .modulemode = MODULEMODE_HWCTRL,
55d2cb08
BC
1287 },
1288 },
3b54baad
BC
1289 .opt_clks = gpio5_opt_clks,
1290 .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
1291 .dev_attr = &gpio_dev_attr,
55d2cb08
BC
1292};
1293
3b54baad 1294/* gpio6 */
3b54baad
BC
1295static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
1296 { .irq = 34 + OMAP44XX_IRQ_GIC_START },
212738a4 1297 { .irq = -1 }
92b18d1c
BC
1298};
1299
3b54baad 1300static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
b399bca8 1301 { .role = "dbclk", .clk = "gpio6_dbclk" },
db12ba53
BC
1302};
1303
3b54baad
BC
1304static struct omap_hwmod omap44xx_gpio6_hwmod = {
1305 .name = "gpio6",
1306 .class = &omap44xx_gpio_hwmod_class,
a5322c6f 1307 .clkdm_name = "l4_per_clkdm",
b399bca8 1308 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
3b54baad 1309 .mpu_irqs = omap44xx_gpio6_irqs,
3b54baad
BC
1310 .main_clk = "gpio6_ick",
1311 .prcm = {
1312 .omap4 = {
d0f0631d 1313 .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
27bb00b5 1314 .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
03fdefe5 1315 .modulemode = MODULEMODE_HWCTRL,
3b54baad 1316 },
db12ba53 1317 },
3b54baad
BC
1318 .opt_clks = gpio6_opt_clks,
1319 .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
1320 .dev_attr = &gpio_dev_attr,
db12ba53
BC
1321};
1322
eb42b5d3
BC
1323/*
1324 * 'gpmc' class
1325 * general purpose memory controller
1326 */
1327
1328static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
1329 .rev_offs = 0x0000,
1330 .sysc_offs = 0x0010,
1331 .syss_offs = 0x0014,
1332 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
1333 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
1334 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1335 .sysc_fields = &omap_hwmod_sysc_type1,
1336};
1337
1338static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
1339 .name = "gpmc",
1340 .sysc = &omap44xx_gpmc_sysc,
1341};
1342
1343/* gpmc */
1344static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
1345 { .irq = 20 + OMAP44XX_IRQ_GIC_START },
1346 { .irq = -1 }
1347};
1348
1349static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
1350 { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
1351 { .dma_req = -1 }
1352};
1353
1354static struct omap_hwmod omap44xx_gpmc_hwmod = {
1355 .name = "gpmc",
1356 .class = &omap44xx_gpmc_hwmod_class,
1357 .clkdm_name = "l3_2_clkdm",
49484a60
AM
1358 /*
1359 * XXX HWMOD_INIT_NO_RESET should not be needed for this IP
1360 * block. It is not being added due to any known bugs with
1361 * resetting the GPMC IP block, but rather because any timings
1362 * set by the bootloader are not being correctly programmed by
1363 * the kernel from the board file or DT data.
1364 * HWMOD_INIT_NO_RESET should be removed ASAP.
1365 */
eb42b5d3
BC
1366 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
1367 .mpu_irqs = omap44xx_gpmc_irqs,
1368 .sdma_reqs = omap44xx_gpmc_sdma_reqs,
1369 .prcm = {
1370 .omap4 = {
1371 .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
1372 .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
1373 .modulemode = MODULEMODE_HWCTRL,
1374 },
1375 },
1376};
1377
9def390e
PW
1378/*
1379 * 'gpu' class
1380 * 2d/3d graphics accelerator
1381 */
1382
1383static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
1384 .rev_offs = 0x1fc00,
1385 .sysc_offs = 0x1fc10,
1386 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
1387 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1388 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
1389 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
1390 .sysc_fields = &omap_hwmod_sysc_type2,
1391};
1392
1393static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
1394 .name = "gpu",
1395 .sysc = &omap44xx_gpu_sysc,
1396};
1397
1398/* gpu */
1399static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
1400 { .irq = 21 + OMAP44XX_IRQ_GIC_START },
1401 { .irq = -1 }
1402};
1403
1404static struct omap_hwmod omap44xx_gpu_hwmod = {
1405 .name = "gpu",
1406 .class = &omap44xx_gpu_hwmod_class,
1407 .clkdm_name = "l3_gfx_clkdm",
1408 .mpu_irqs = omap44xx_gpu_irqs,
1409 .main_clk = "gpu_fck",
1410 .prcm = {
1411 .omap4 = {
1412 .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
1413 .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
1414 .modulemode = MODULEMODE_SWCTRL,
1415 },
1416 },
1417};
1418
a091c08e
PW
1419/*
1420 * 'hdq1w' class
1421 * hdq / 1-wire serial interface controller
1422 */
1423
1424static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
1425 .rev_offs = 0x0000,
1426 .sysc_offs = 0x0014,
1427 .syss_offs = 0x0018,
1428 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
1429 SYSS_HAS_RESET_STATUS),
1430 .sysc_fields = &omap_hwmod_sysc_type1,
1431};
1432
1433static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
1434 .name = "hdq1w",
1435 .sysc = &omap44xx_hdq1w_sysc,
1436};
1437
1438/* hdq1w */
1439static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
1440 { .irq = 58 + OMAP44XX_IRQ_GIC_START },
1441 { .irq = -1 }
1442};
1443
1444static struct omap_hwmod omap44xx_hdq1w_hwmod = {
1445 .name = "hdq1w",
1446 .class = &omap44xx_hdq1w_hwmod_class,
1447 .clkdm_name = "l4_per_clkdm",
1448 .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
1449 .mpu_irqs = omap44xx_hdq1w_irqs,
1450 .main_clk = "hdq1w_fck",
1451 .prcm = {
1452 .omap4 = {
1453 .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
1454 .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
1455 .modulemode = MODULEMODE_SWCTRL,
1456 },
1457 },
1458};
1459
407a6888
BC
1460/*
1461 * 'hsi' class
1462 * mipi high-speed synchronous serial interface (multichannel and full-duplex
1463 * serial if)
1464 */
1465
1466static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
1467 .rev_offs = 0x0000,
1468 .sysc_offs = 0x0010,
1469 .syss_offs = 0x0014,
1470 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
1471 SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
1472 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
1473 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1474 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
c614ebf6 1475 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
407a6888
BC
1476 .sysc_fields = &omap_hwmod_sysc_type1,
1477};
1478
1479static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
1480 .name = "hsi",
1481 .sysc = &omap44xx_hsi_sysc,
1482};
1483
1484/* hsi */
1485static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
1486 { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
1487 { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
1488 { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
212738a4 1489 { .irq = -1 }
407a6888
BC
1490};
1491
407a6888
BC
1492static struct omap_hwmod omap44xx_hsi_hwmod = {
1493 .name = "hsi",
1494 .class = &omap44xx_hsi_hwmod_class,
a5322c6f 1495 .clkdm_name = "l3_init_clkdm",
407a6888 1496 .mpu_irqs = omap44xx_hsi_irqs,
407a6888 1497 .main_clk = "hsi_fck",
00fe610b 1498 .prcm = {
407a6888 1499 .omap4 = {
d0f0631d 1500 .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
27bb00b5 1501 .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
03fdefe5 1502 .modulemode = MODULEMODE_HWCTRL,
407a6888
BC
1503 },
1504 },
407a6888
BC
1505};
1506
3b54baad
BC
1507/*
1508 * 'i2c' class
1509 * multimaster high-speed i2c controller
1510 */
db12ba53 1511
3b54baad
BC
1512static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
1513 .sysc_offs = 0x0010,
1514 .syss_offs = 0x0090,
1515 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
1516 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
0cfe8751 1517 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
7cffa6b8
BC
1518 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1519 SIDLE_SMART_WKUP),
3e47dc6a 1520 .clockact = CLOCKACT_TEST_ICLK,
3b54baad 1521 .sysc_fields = &omap_hwmod_sysc_type1,
db12ba53
BC
1522};
1523
3b54baad 1524static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
fe13471c
BC
1525 .name = "i2c",
1526 .sysc = &omap44xx_i2c_sysc,
db791a75 1527 .rev = OMAP_I2C_IP_VERSION_2,
6d3c55fd 1528 .reset = &omap_i2c_reset,
db12ba53
BC
1529};
1530
4d4441a6 1531static struct omap_i2c_dev_attr i2c_dev_attr = {
972deb4f 1532 .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
4d4441a6
AG
1533};
1534
3b54baad 1535/* i2c1 */
3b54baad
BC
1536static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
1537 { .irq = 56 + OMAP44XX_IRQ_GIC_START },
212738a4 1538 { .irq = -1 }
db12ba53
BC
1539};
1540
3b54baad
BC
1541static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
1542 { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
1543 { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
bc614958 1544 { .dma_req = -1 }
db12ba53
BC
1545};
1546
3b54baad
BC
1547static struct omap_hwmod omap44xx_i2c1_hwmod = {
1548 .name = "i2c1",
1549 .class = &omap44xx_i2c_hwmod_class,
a5322c6f 1550 .clkdm_name = "l4_per_clkdm",
3e47dc6a 1551 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
3b54baad 1552 .mpu_irqs = omap44xx_i2c1_irqs,
3b54baad 1553 .sdma_reqs = omap44xx_i2c1_sdma_reqs,
3b54baad 1554 .main_clk = "i2c1_fck",
92b18d1c
BC
1555 .prcm = {
1556 .omap4 = {
d0f0631d 1557 .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
27bb00b5 1558 .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
03fdefe5 1559 .modulemode = MODULEMODE_SWCTRL,
92b18d1c
BC
1560 },
1561 },
4d4441a6 1562 .dev_attr = &i2c_dev_attr,
92b18d1c
BC
1563};
1564
3b54baad 1565/* i2c2 */
3b54baad
BC
1566static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
1567 { .irq = 57 + OMAP44XX_IRQ_GIC_START },
212738a4 1568 { .irq = -1 }
92b18d1c
BC
1569};
1570
3b54baad
BC
1571static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
1572 { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
1573 { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
bc614958 1574 { .dma_req = -1 }
3b54baad
BC
1575};
1576
3b54baad
BC
1577static struct omap_hwmod omap44xx_i2c2_hwmod = {
1578 .name = "i2c2",
1579 .class = &omap44xx_i2c_hwmod_class,
a5322c6f 1580 .clkdm_name = "l4_per_clkdm",
3e47dc6a 1581 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
3b54baad 1582 .mpu_irqs = omap44xx_i2c2_irqs,
3b54baad 1583 .sdma_reqs = omap44xx_i2c2_sdma_reqs,
3b54baad 1584 .main_clk = "i2c2_fck",
db12ba53
BC
1585 .prcm = {
1586 .omap4 = {
d0f0631d 1587 .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
27bb00b5 1588 .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
03fdefe5 1589 .modulemode = MODULEMODE_SWCTRL,
db12ba53
BC
1590 },
1591 },
4d4441a6 1592 .dev_attr = &i2c_dev_attr,
db12ba53
BC
1593};
1594
3b54baad 1595/* i2c3 */
3b54baad
BC
1596static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
1597 { .irq = 61 + OMAP44XX_IRQ_GIC_START },
212738a4 1598 { .irq = -1 }
db12ba53
BC
1599};
1600
3b54baad
BC
1601static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
1602 { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
1603 { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
bc614958 1604 { .dma_req = -1 }
92b18d1c
BC
1605};
1606
3b54baad
BC
1607static struct omap_hwmod omap44xx_i2c3_hwmod = {
1608 .name = "i2c3",
1609 .class = &omap44xx_i2c_hwmod_class,
a5322c6f 1610 .clkdm_name = "l4_per_clkdm",
3e47dc6a 1611 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
3b54baad 1612 .mpu_irqs = omap44xx_i2c3_irqs,
3b54baad 1613 .sdma_reqs = omap44xx_i2c3_sdma_reqs,
3b54baad 1614 .main_clk = "i2c3_fck",
db12ba53
BC
1615 .prcm = {
1616 .omap4 = {
d0f0631d 1617 .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
27bb00b5 1618 .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
03fdefe5 1619 .modulemode = MODULEMODE_SWCTRL,
db12ba53
BC
1620 },
1621 },
4d4441a6 1622 .dev_attr = &i2c_dev_attr,
db12ba53
BC
1623};
1624
3b54baad 1625/* i2c4 */
3b54baad
BC
1626static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
1627 { .irq = 62 + OMAP44XX_IRQ_GIC_START },
212738a4 1628 { .irq = -1 }
db12ba53
BC
1629};
1630
3b54baad
BC
1631static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
1632 { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
1633 { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
bc614958 1634 { .dma_req = -1 }
db12ba53
BC
1635};
1636
3b54baad
BC
1637static struct omap_hwmod omap44xx_i2c4_hwmod = {
1638 .name = "i2c4",
1639 .class = &omap44xx_i2c_hwmod_class,
a5322c6f 1640 .clkdm_name = "l4_per_clkdm",
3e47dc6a 1641 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
3b54baad 1642 .mpu_irqs = omap44xx_i2c4_irqs,
3b54baad 1643 .sdma_reqs = omap44xx_i2c4_sdma_reqs,
3b54baad 1644 .main_clk = "i2c4_fck",
92b18d1c
BC
1645 .prcm = {
1646 .omap4 = {
d0f0631d 1647 .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
27bb00b5 1648 .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
03fdefe5 1649 .modulemode = MODULEMODE_SWCTRL,
92b18d1c
BC
1650 },
1651 },
4d4441a6 1652 .dev_attr = &i2c_dev_attr,
92b18d1c
BC
1653};
1654
407a6888
BC
1655/*
1656 * 'ipu' class
1657 * imaging processor unit
1658 */
1659
1660static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
1661 .name = "ipu",
1662};
1663
1664/* ipu */
1665static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
1666 { .irq = 100 + OMAP44XX_IRQ_GIC_START },
212738a4 1667 { .irq = -1 }
407a6888
BC
1668};
1669
f2f5736c 1670static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
407a6888 1671 { .name = "cpu0", .rst_shift = 0 },
407a6888 1672 { .name = "cpu1", .rst_shift = 1 },
407a6888
BC
1673};
1674
407a6888
BC
1675static struct omap_hwmod omap44xx_ipu_hwmod = {
1676 .name = "ipu",
1677 .class = &omap44xx_ipu_hwmod_class,
a5322c6f 1678 .clkdm_name = "ducati_clkdm",
407a6888 1679 .mpu_irqs = omap44xx_ipu_irqs,
407a6888
BC
1680 .rst_lines = omap44xx_ipu_resets,
1681 .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
298ea44f 1682 .main_clk = "ducati_clk_mux_ck",
00fe610b 1683 .prcm = {
407a6888 1684 .omap4 = {
d0f0631d 1685 .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
eaac329d 1686 .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
27bb00b5 1687 .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
03fdefe5 1688 .modulemode = MODULEMODE_HWCTRL,
407a6888
BC
1689 },
1690 },
407a6888
BC
1691};
1692
1693/*
1694 * 'iss' class
1695 * external images sensor pixel data processor
1696 */
1697
1698static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
1699 .rev_offs = 0x0000,
1700 .sysc_offs = 0x0010,
d99de7f5
FGL
1701 /*
1702 * ISS needs 100 OCP clk cycles delay after a softreset before
1703 * accessing sysconfig again.
1704 * The lowest frequency at the moment for L3 bus is 100 MHz, so
1705 * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
1706 *
1707 * TODO: Indicate errata when available.
1708 */
1709 .srst_udelay = 2,
407a6888
BC
1710 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
1711 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1712 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1713 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
c614ebf6 1714 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
407a6888
BC
1715 .sysc_fields = &omap_hwmod_sysc_type2,
1716};
1717
1718static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
1719 .name = "iss",
1720 .sysc = &omap44xx_iss_sysc,
1721};
1722
1723/* iss */
1724static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
1725 { .irq = 24 + OMAP44XX_IRQ_GIC_START },
212738a4 1726 { .irq = -1 }
407a6888
BC
1727};
1728
1729static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
1730 { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
1731 { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
1732 { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
1733 { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
bc614958 1734 { .dma_req = -1 }
407a6888
BC
1735};
1736
407a6888
BC
1737static struct omap_hwmod_opt_clk iss_opt_clks[] = {
1738 { .role = "ctrlclk", .clk = "iss_ctrlclk" },
1739};
1740
1741static struct omap_hwmod omap44xx_iss_hwmod = {
1742 .name = "iss",
1743 .class = &omap44xx_iss_hwmod_class,
a5322c6f 1744 .clkdm_name = "iss_clkdm",
407a6888 1745 .mpu_irqs = omap44xx_iss_irqs,
407a6888 1746 .sdma_reqs = omap44xx_iss_sdma_reqs,
407a6888 1747 .main_clk = "iss_fck",
00fe610b 1748 .prcm = {
407a6888 1749 .omap4 = {
d0f0631d 1750 .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
27bb00b5 1751 .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
03fdefe5 1752 .modulemode = MODULEMODE_SWCTRL,
407a6888
BC
1753 },
1754 },
1755 .opt_clks = iss_opt_clks,
1756 .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
407a6888
BC
1757};
1758
8f25bdc5
BC
1759/*
1760 * 'iva' class
1761 * multi-standard video encoder/decoder hardware accelerator
1762 */
1763
1764static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
fe13471c 1765 .name = "iva",
8f25bdc5
BC
1766};
1767
1768/* iva */
1769static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
1770 { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
1771 { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
1772 { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
212738a4 1773 { .irq = -1 }
8f25bdc5
BC
1774};
1775
1776static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
8f25bdc5 1777 { .name = "seq0", .rst_shift = 0 },
8f25bdc5 1778 { .name = "seq1", .rst_shift = 1 },
f2f5736c 1779 { .name = "logic", .rst_shift = 2 },
8f25bdc5
BC
1780};
1781
8f25bdc5
BC
1782static struct omap_hwmod omap44xx_iva_hwmod = {
1783 .name = "iva",
1784 .class = &omap44xx_iva_hwmod_class,
a5322c6f 1785 .clkdm_name = "ivahd_clkdm",
8f25bdc5 1786 .mpu_irqs = omap44xx_iva_irqs,
8f25bdc5
BC
1787 .rst_lines = omap44xx_iva_resets,
1788 .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
1789 .main_clk = "iva_fck",
1790 .prcm = {
1791 .omap4 = {
d0f0631d 1792 .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
eaac329d 1793 .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
27bb00b5 1794 .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
03fdefe5 1795 .modulemode = MODULEMODE_HWCTRL,
8f25bdc5
BC
1796 },
1797 },
8f25bdc5
BC
1798};
1799
407a6888
BC
1800/*
1801 * 'kbd' class
1802 * keyboard controller
1803 */
1804
1805static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
1806 .rev_offs = 0x0000,
1807 .sysc_offs = 0x0010,
1808 .syss_offs = 0x0014,
1809 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
1810 SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
1811 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
1812 SYSS_HAS_RESET_STATUS),
1813 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1814 .sysc_fields = &omap_hwmod_sysc_type1,
1815};
1816
1817static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
1818 .name = "kbd",
1819 .sysc = &omap44xx_kbd_sysc,
1820};
1821
1822/* kbd */
407a6888
BC
1823static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
1824 { .irq = 120 + OMAP44XX_IRQ_GIC_START },
212738a4 1825 { .irq = -1 }
407a6888
BC
1826};
1827
407a6888
BC
1828static struct omap_hwmod omap44xx_kbd_hwmod = {
1829 .name = "kbd",
1830 .class = &omap44xx_kbd_hwmod_class,
a5322c6f 1831 .clkdm_name = "l4_wkup_clkdm",
407a6888 1832 .mpu_irqs = omap44xx_kbd_irqs,
407a6888 1833 .main_clk = "kbd_fck",
00fe610b 1834 .prcm = {
407a6888 1835 .omap4 = {
d0f0631d 1836 .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
27bb00b5 1837 .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
03fdefe5 1838 .modulemode = MODULEMODE_SWCTRL,
407a6888
BC
1839 },
1840 },
407a6888
BC
1841};
1842
ec5df927
BC
1843/*
1844 * 'mailbox' class
1845 * mailbox module allowing communication between the on-chip processors using a
1846 * queued mailbox-interrupt mechanism.
1847 */
1848
1849static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
1850 .rev_offs = 0x0000,
1851 .sysc_offs = 0x0010,
1852 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
1853 SYSC_HAS_SOFTRESET),
1854 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1855 .sysc_fields = &omap_hwmod_sysc_type2,
1856};
1857
1858static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
1859 .name = "mailbox",
1860 .sysc = &omap44xx_mailbox_sysc,
1861};
1862
1863/* mailbox */
ec5df927
BC
1864static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
1865 { .irq = 26 + OMAP44XX_IRQ_GIC_START },
212738a4 1866 { .irq = -1 }
ec5df927
BC
1867};
1868
ec5df927
BC
1869static struct omap_hwmod omap44xx_mailbox_hwmod = {
1870 .name = "mailbox",
1871 .class = &omap44xx_mailbox_hwmod_class,
a5322c6f 1872 .clkdm_name = "l4_cfg_clkdm",
ec5df927 1873 .mpu_irqs = omap44xx_mailbox_irqs,
00fe610b 1874 .prcm = {
ec5df927 1875 .omap4 = {
d0f0631d 1876 .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
27bb00b5 1877 .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
ec5df927
BC
1878 },
1879 },
ec5df927
BC
1880};
1881
896d4e98
BC
1882/*
1883 * 'mcasp' class
1884 * multi-channel audio serial port controller
1885 */
1886
1887/* The IP is not compliant to type1 / type2 scheme */
1888static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
1889 .sidle_shift = 0,
1890};
1891
1892static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
1893 .sysc_offs = 0x0004,
1894 .sysc_flags = SYSC_HAS_SIDLEMODE,
1895 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1896 SIDLE_SMART_WKUP),
1897 .sysc_fields = &omap_hwmod_sysc_type_mcasp,
1898};
1899
1900static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
1901 .name = "mcasp",
1902 .sysc = &omap44xx_mcasp_sysc,
1903};
1904
1905/* mcasp */
1906static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
1907 { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
1908 { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
1909 { .irq = -1 }
1910};
1911
1912static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
1913 { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
1914 { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
1915 { .dma_req = -1 }
1916};
1917
1918static struct omap_hwmod omap44xx_mcasp_hwmod = {
1919 .name = "mcasp",
1920 .class = &omap44xx_mcasp_hwmod_class,
1921 .clkdm_name = "abe_clkdm",
1922 .mpu_irqs = omap44xx_mcasp_irqs,
1923 .sdma_reqs = omap44xx_mcasp_sdma_reqs,
1924 .main_clk = "mcasp_fck",
1925 .prcm = {
1926 .omap4 = {
1927 .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
1928 .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
1929 .modulemode = MODULEMODE_SWCTRL,
1930 },
1931 },
1932};
1933
4ddff493
BC
1934/*
1935 * 'mcbsp' class
1936 * multi channel buffered serial port controller
1937 */
1938
1939static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
1940 .sysc_offs = 0x008c,
1941 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
1942 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1943 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1944 .sysc_fields = &omap_hwmod_sysc_type1,
1945};
1946
1947static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
1948 .name = "mcbsp",
1949 .sysc = &omap44xx_mcbsp_sysc,
cb7e9ded 1950 .rev = MCBSP_CONFIG_TYPE4,
4ddff493
BC
1951};
1952
1953/* mcbsp1 */
4ddff493 1954static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
437e8970 1955 { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
212738a4 1956 { .irq = -1 }
4ddff493
BC
1957};
1958
1959static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
1960 { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
1961 { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
bc614958 1962 { .dma_req = -1 }
4ddff493
BC
1963};
1964
503d0ea2
PW
1965static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
1966 { .role = "pad_fck", .clk = "pad_clks_ck" },
d7a0b513 1967 { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
503d0ea2
PW
1968};
1969
4ddff493
BC
1970static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
1971 .name = "mcbsp1",
1972 .class = &omap44xx_mcbsp_hwmod_class,
a5322c6f 1973 .clkdm_name = "abe_clkdm",
4ddff493 1974 .mpu_irqs = omap44xx_mcbsp1_irqs,
4ddff493 1975 .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
4ddff493
BC
1976 .main_clk = "mcbsp1_fck",
1977 .prcm = {
1978 .omap4 = {
d0f0631d 1979 .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
27bb00b5 1980 .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
03fdefe5 1981 .modulemode = MODULEMODE_SWCTRL,
4ddff493
BC
1982 },
1983 },
503d0ea2
PW
1984 .opt_clks = mcbsp1_opt_clks,
1985 .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
4ddff493
BC
1986};
1987
1988/* mcbsp2 */
4ddff493 1989static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
437e8970 1990 { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
212738a4 1991 { .irq = -1 }
4ddff493
BC
1992};
1993
1994static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
1995 { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
1996 { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
bc614958 1997 { .dma_req = -1 }
4ddff493
BC
1998};
1999
844a3b63
PW
2000static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
2001 { .role = "pad_fck", .clk = "pad_clks_ck" },
d7a0b513 2002 { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
503d0ea2
PW
2003};
2004
4ddff493
BC
2005static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
2006 .name = "mcbsp2",
2007 .class = &omap44xx_mcbsp_hwmod_class,
a5322c6f 2008 .clkdm_name = "abe_clkdm",
4ddff493 2009 .mpu_irqs = omap44xx_mcbsp2_irqs,
4ddff493 2010 .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
4ddff493
BC
2011 .main_clk = "mcbsp2_fck",
2012 .prcm = {
2013 .omap4 = {
d0f0631d 2014 .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
27bb00b5 2015 .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
03fdefe5 2016 .modulemode = MODULEMODE_SWCTRL,
4ddff493
BC
2017 },
2018 },
503d0ea2
PW
2019 .opt_clks = mcbsp2_opt_clks,
2020 .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
4ddff493
BC
2021};
2022
2023/* mcbsp3 */
4ddff493 2024static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
437e8970 2025 { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
212738a4 2026 { .irq = -1 }
4ddff493
BC
2027};
2028
2029static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
2030 { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
2031 { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
bc614958 2032 { .dma_req = -1 }
4ddff493
BC
2033};
2034
503d0ea2
PW
2035static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
2036 { .role = "pad_fck", .clk = "pad_clks_ck" },
d7a0b513 2037 { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
503d0ea2
PW
2038};
2039
4ddff493
BC
2040static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
2041 .name = "mcbsp3",
2042 .class = &omap44xx_mcbsp_hwmod_class,
a5322c6f 2043 .clkdm_name = "abe_clkdm",
4ddff493 2044 .mpu_irqs = omap44xx_mcbsp3_irqs,
4ddff493 2045 .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
4ddff493
BC
2046 .main_clk = "mcbsp3_fck",
2047 .prcm = {
2048 .omap4 = {
d0f0631d 2049 .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
27bb00b5 2050 .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
03fdefe5 2051 .modulemode = MODULEMODE_SWCTRL,
4ddff493
BC
2052 },
2053 },
503d0ea2
PW
2054 .opt_clks = mcbsp3_opt_clks,
2055 .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
4ddff493
BC
2056};
2057
2058/* mcbsp4 */
4ddff493 2059static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
437e8970 2060 { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
212738a4 2061 { .irq = -1 }
4ddff493
BC
2062};
2063
2064static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
2065 { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
2066 { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
bc614958 2067 { .dma_req = -1 }
4ddff493
BC
2068};
2069
503d0ea2
PW
2070static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
2071 { .role = "pad_fck", .clk = "pad_clks_ck" },
d7a0b513 2072 { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
503d0ea2
PW
2073};
2074
4ddff493
BC
2075static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
2076 .name = "mcbsp4",
2077 .class = &omap44xx_mcbsp_hwmod_class,
a5322c6f 2078 .clkdm_name = "l4_per_clkdm",
4ddff493 2079 .mpu_irqs = omap44xx_mcbsp4_irqs,
4ddff493 2080 .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
4ddff493
BC
2081 .main_clk = "mcbsp4_fck",
2082 .prcm = {
2083 .omap4 = {
d0f0631d 2084 .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
27bb00b5 2085 .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
03fdefe5 2086 .modulemode = MODULEMODE_SWCTRL,
4ddff493
BC
2087 },
2088 },
503d0ea2
PW
2089 .opt_clks = mcbsp4_opt_clks,
2090 .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
4ddff493
BC
2091};
2092
407a6888
BC
2093/*
2094 * 'mcpdm' class
2095 * multi channel pdm controller (proprietary interface with phoenix power
2096 * ic)
2097 */
2098
2099static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
2100 .rev_offs = 0x0000,
2101 .sysc_offs = 0x0010,
2102 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
2103 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2104 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2105 SIDLE_SMART_WKUP),
2106 .sysc_fields = &omap_hwmod_sysc_type2,
2107};
2108
2109static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
2110 .name = "mcpdm",
2111 .sysc = &omap44xx_mcpdm_sysc,
2112};
2113
2114/* mcpdm */
407a6888
BC
2115static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
2116 { .irq = 112 + OMAP44XX_IRQ_GIC_START },
212738a4 2117 { .irq = -1 }
407a6888
BC
2118};
2119
2120static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
2121 { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
2122 { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
bc614958 2123 { .dma_req = -1 }
407a6888
BC
2124};
2125
407a6888
BC
2126static struct omap_hwmod omap44xx_mcpdm_hwmod = {
2127 .name = "mcpdm",
2128 .class = &omap44xx_mcpdm_hwmod_class,
a5322c6f 2129 .clkdm_name = "abe_clkdm",
bc05244e
PW
2130 /*
2131 * It's suspected that the McPDM requires an off-chip main
2132 * functional clock, controlled via I2C. This IP block is
2133 * currently reset very early during boot, before I2C is
2134 * available, so it doesn't seem that we have any choice in
2135 * the kernel other than to avoid resetting it.
12d82e4b
PU
2136 *
2137 * Also, McPDM needs to be configured to NO_IDLE mode when it
2138 * is in used otherwise vital clocks will be gated which
2139 * results 'slow motion' audio playback.
bc05244e 2140 */
12d82e4b 2141 .flags = HWMOD_EXT_OPT_MAIN_CLK | HWMOD_SWSUP_SIDLE,
407a6888 2142 .mpu_irqs = omap44xx_mcpdm_irqs,
407a6888 2143 .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
407a6888 2144 .main_clk = "mcpdm_fck",
00fe610b 2145 .prcm = {
407a6888 2146 .omap4 = {
d0f0631d 2147 .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
27bb00b5 2148 .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
03fdefe5 2149 .modulemode = MODULEMODE_SWCTRL,
407a6888
BC
2150 },
2151 },
407a6888
BC
2152};
2153
9bcbd7f0
BC
2154/*
2155 * 'mcspi' class
2156 * multichannel serial port interface (mcspi) / master/slave synchronous serial
2157 * bus
2158 */
2159
2160static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
2161 .rev_offs = 0x0000,
2162 .sysc_offs = 0x0010,
2163 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
2164 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2165 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2166 SIDLE_SMART_WKUP),
2167 .sysc_fields = &omap_hwmod_sysc_type2,
2168};
2169
2170static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
2171 .name = "mcspi",
2172 .sysc = &omap44xx_mcspi_sysc,
905a74d9 2173 .rev = OMAP4_MCSPI_REV,
9bcbd7f0
BC
2174};
2175
2176/* mcspi1 */
9bcbd7f0
BC
2177static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
2178 { .irq = 65 + OMAP44XX_IRQ_GIC_START },
212738a4 2179 { .irq = -1 }
9bcbd7f0
BC
2180};
2181
2182static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
2183 { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
2184 { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
2185 { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
2186 { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
2187 { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
2188 { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
2189 { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
2190 { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
bc614958 2191 { .dma_req = -1 }
9bcbd7f0
BC
2192};
2193
905a74d9
BC
2194/* mcspi1 dev_attr */
2195static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
2196 .num_chipselect = 4,
2197};
2198
9bcbd7f0
BC
2199static struct omap_hwmod omap44xx_mcspi1_hwmod = {
2200 .name = "mcspi1",
2201 .class = &omap44xx_mcspi_hwmod_class,
a5322c6f 2202 .clkdm_name = "l4_per_clkdm",
9bcbd7f0 2203 .mpu_irqs = omap44xx_mcspi1_irqs,
9bcbd7f0 2204 .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
9bcbd7f0
BC
2205 .main_clk = "mcspi1_fck",
2206 .prcm = {
2207 .omap4 = {
d0f0631d 2208 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
27bb00b5 2209 .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
03fdefe5 2210 .modulemode = MODULEMODE_SWCTRL,
9bcbd7f0
BC
2211 },
2212 },
905a74d9 2213 .dev_attr = &mcspi1_dev_attr,
9bcbd7f0
BC
2214};
2215
2216/* mcspi2 */
9bcbd7f0
BC
2217static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
2218 { .irq = 66 + OMAP44XX_IRQ_GIC_START },
212738a4 2219 { .irq = -1 }
9bcbd7f0
BC
2220};
2221
2222static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
2223 { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
2224 { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
2225 { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
2226 { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
bc614958 2227 { .dma_req = -1 }
9bcbd7f0
BC
2228};
2229
905a74d9
BC
2230/* mcspi2 dev_attr */
2231static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
2232 .num_chipselect = 2,
2233};
2234
9bcbd7f0
BC
2235static struct omap_hwmod omap44xx_mcspi2_hwmod = {
2236 .name = "mcspi2",
2237 .class = &omap44xx_mcspi_hwmod_class,
a5322c6f 2238 .clkdm_name = "l4_per_clkdm",
9bcbd7f0 2239 .mpu_irqs = omap44xx_mcspi2_irqs,
9bcbd7f0 2240 .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
9bcbd7f0
BC
2241 .main_clk = "mcspi2_fck",
2242 .prcm = {
2243 .omap4 = {
d0f0631d 2244 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
27bb00b5 2245 .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
03fdefe5 2246 .modulemode = MODULEMODE_SWCTRL,
9bcbd7f0
BC
2247 },
2248 },
905a74d9 2249 .dev_attr = &mcspi2_dev_attr,
9bcbd7f0
BC
2250};
2251
2252/* mcspi3 */
9bcbd7f0
BC
2253static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
2254 { .irq = 91 + OMAP44XX_IRQ_GIC_START },
212738a4 2255 { .irq = -1 }
9bcbd7f0
BC
2256};
2257
2258static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
2259 { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
2260 { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
2261 { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
2262 { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
bc614958 2263 { .dma_req = -1 }
9bcbd7f0
BC
2264};
2265
905a74d9
BC
2266/* mcspi3 dev_attr */
2267static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
2268 .num_chipselect = 2,
2269};
2270
9bcbd7f0
BC
2271static struct omap_hwmod omap44xx_mcspi3_hwmod = {
2272 .name = "mcspi3",
2273 .class = &omap44xx_mcspi_hwmod_class,
a5322c6f 2274 .clkdm_name = "l4_per_clkdm",
9bcbd7f0 2275 .mpu_irqs = omap44xx_mcspi3_irqs,
9bcbd7f0 2276 .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
9bcbd7f0
BC
2277 .main_clk = "mcspi3_fck",
2278 .prcm = {
2279 .omap4 = {
d0f0631d 2280 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
27bb00b5 2281 .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
03fdefe5 2282 .modulemode = MODULEMODE_SWCTRL,
9bcbd7f0
BC
2283 },
2284 },
905a74d9 2285 .dev_attr = &mcspi3_dev_attr,
9bcbd7f0
BC
2286};
2287
2288/* mcspi4 */
9bcbd7f0
BC
2289static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
2290 { .irq = 48 + OMAP44XX_IRQ_GIC_START },
212738a4 2291 { .irq = -1 }
9bcbd7f0
BC
2292};
2293
2294static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
2295 { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
2296 { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
bc614958 2297 { .dma_req = -1 }
9bcbd7f0
BC
2298};
2299
905a74d9
BC
2300/* mcspi4 dev_attr */
2301static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
2302 .num_chipselect = 1,
2303};
2304
9bcbd7f0
BC
2305static struct omap_hwmod omap44xx_mcspi4_hwmod = {
2306 .name = "mcspi4",
2307 .class = &omap44xx_mcspi_hwmod_class,
a5322c6f 2308 .clkdm_name = "l4_per_clkdm",
9bcbd7f0 2309 .mpu_irqs = omap44xx_mcspi4_irqs,
9bcbd7f0 2310 .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
9bcbd7f0
BC
2311 .main_clk = "mcspi4_fck",
2312 .prcm = {
2313 .omap4 = {
d0f0631d 2314 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
27bb00b5 2315 .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
03fdefe5 2316 .modulemode = MODULEMODE_SWCTRL,
9bcbd7f0
BC
2317 },
2318 },
905a74d9 2319 .dev_attr = &mcspi4_dev_attr,
9bcbd7f0
BC
2320};
2321
407a6888
BC
2322/*
2323 * 'mmc' class
2324 * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
2325 */
2326
2327static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
2328 .rev_offs = 0x0000,
2329 .sysc_offs = 0x0010,
2330 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
2331 SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
2332 SYSC_HAS_SOFTRESET),
2333 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2334 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
c614ebf6 2335 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
407a6888
BC
2336 .sysc_fields = &omap_hwmod_sysc_type2,
2337};
2338
2339static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
2340 .name = "mmc",
2341 .sysc = &omap44xx_mmc_sysc,
2342};
2343
2344/* mmc1 */
2345static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
2346 { .irq = 83 + OMAP44XX_IRQ_GIC_START },
212738a4 2347 { .irq = -1 }
407a6888
BC
2348};
2349
2350static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
2351 { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
2352 { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
bc614958 2353 { .dma_req = -1 }
407a6888
BC
2354};
2355
6ab8946f
KK
2356/* mmc1 dev_attr */
2357static struct omap_mmc_dev_attr mmc1_dev_attr = {
2358 .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
2359};
2360
407a6888
BC
2361static struct omap_hwmod omap44xx_mmc1_hwmod = {
2362 .name = "mmc1",
2363 .class = &omap44xx_mmc_hwmod_class,
a5322c6f 2364 .clkdm_name = "l3_init_clkdm",
407a6888 2365 .mpu_irqs = omap44xx_mmc1_irqs,
407a6888 2366 .sdma_reqs = omap44xx_mmc1_sdma_reqs,
407a6888 2367 .main_clk = "mmc1_fck",
00fe610b 2368 .prcm = {
407a6888 2369 .omap4 = {
d0f0631d 2370 .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
27bb00b5 2371 .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
03fdefe5 2372 .modulemode = MODULEMODE_SWCTRL,
407a6888
BC
2373 },
2374 },
6ab8946f 2375 .dev_attr = &mmc1_dev_attr,
407a6888
BC
2376};
2377
2378/* mmc2 */
2379static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
2380 { .irq = 86 + OMAP44XX_IRQ_GIC_START },
212738a4 2381 { .irq = -1 }
407a6888
BC
2382};
2383
2384static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
2385 { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
2386 { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
bc614958 2387 { .dma_req = -1 }
407a6888
BC
2388};
2389
407a6888
BC
2390static struct omap_hwmod omap44xx_mmc2_hwmod = {
2391 .name = "mmc2",
2392 .class = &omap44xx_mmc_hwmod_class,
a5322c6f 2393 .clkdm_name = "l3_init_clkdm",
407a6888 2394 .mpu_irqs = omap44xx_mmc2_irqs,
407a6888 2395 .sdma_reqs = omap44xx_mmc2_sdma_reqs,
407a6888 2396 .main_clk = "mmc2_fck",
00fe610b 2397 .prcm = {
407a6888 2398 .omap4 = {
d0f0631d 2399 .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
27bb00b5 2400 .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
03fdefe5 2401 .modulemode = MODULEMODE_SWCTRL,
407a6888
BC
2402 },
2403 },
407a6888
BC
2404};
2405
2406/* mmc3 */
407a6888
BC
2407static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
2408 { .irq = 94 + OMAP44XX_IRQ_GIC_START },
212738a4 2409 { .irq = -1 }
407a6888
BC
2410};
2411
2412static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
2413 { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
2414 { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
bc614958 2415 { .dma_req = -1 }
407a6888
BC
2416};
2417
407a6888
BC
2418static struct omap_hwmod omap44xx_mmc3_hwmod = {
2419 .name = "mmc3",
2420 .class = &omap44xx_mmc_hwmod_class,
a5322c6f 2421 .clkdm_name = "l4_per_clkdm",
407a6888 2422 .mpu_irqs = omap44xx_mmc3_irqs,
407a6888 2423 .sdma_reqs = omap44xx_mmc3_sdma_reqs,
407a6888 2424 .main_clk = "mmc3_fck",
00fe610b 2425 .prcm = {
407a6888 2426 .omap4 = {
d0f0631d 2427 .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
27bb00b5 2428 .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
03fdefe5 2429 .modulemode = MODULEMODE_SWCTRL,
407a6888
BC
2430 },
2431 },
407a6888
BC
2432};
2433
2434/* mmc4 */
407a6888
BC
2435static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
2436 { .irq = 96 + OMAP44XX_IRQ_GIC_START },
212738a4 2437 { .irq = -1 }
407a6888
BC
2438};
2439
2440static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
2441 { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
2442 { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
bc614958 2443 { .dma_req = -1 }
407a6888
BC
2444};
2445
407a6888
BC
2446static struct omap_hwmod omap44xx_mmc4_hwmod = {
2447 .name = "mmc4",
2448 .class = &omap44xx_mmc_hwmod_class,
a5322c6f 2449 .clkdm_name = "l4_per_clkdm",
407a6888 2450 .mpu_irqs = omap44xx_mmc4_irqs,
407a6888 2451 .sdma_reqs = omap44xx_mmc4_sdma_reqs,
407a6888 2452 .main_clk = "mmc4_fck",
00fe610b 2453 .prcm = {
407a6888 2454 .omap4 = {
d0f0631d 2455 .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
27bb00b5 2456 .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
03fdefe5 2457 .modulemode = MODULEMODE_SWCTRL,
407a6888
BC
2458 },
2459 },
407a6888
BC
2460};
2461
2462/* mmc5 */
407a6888
BC
2463static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
2464 { .irq = 59 + OMAP44XX_IRQ_GIC_START },
212738a4 2465 { .irq = -1 }
407a6888
BC
2466};
2467
2468static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
2469 { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
2470 { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
bc614958 2471 { .dma_req = -1 }
407a6888
BC
2472};
2473
407a6888
BC
2474static struct omap_hwmod omap44xx_mmc5_hwmod = {
2475 .name = "mmc5",
2476 .class = &omap44xx_mmc_hwmod_class,
a5322c6f 2477 .clkdm_name = "l4_per_clkdm",
407a6888 2478 .mpu_irqs = omap44xx_mmc5_irqs,
407a6888 2479 .sdma_reqs = omap44xx_mmc5_sdma_reqs,
407a6888 2480 .main_clk = "mmc5_fck",
00fe610b 2481 .prcm = {
407a6888 2482 .omap4 = {
d0f0631d 2483 .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
27bb00b5 2484 .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
03fdefe5 2485 .modulemode = MODULEMODE_SWCTRL,
407a6888
BC
2486 },
2487 },
407a6888
BC
2488};
2489
230844db
ORL
2490/*
2491 * 'mmu' class
2492 * The memory management unit performs virtual to physical address translation
2493 * for its requestors.
2494 */
2495
2496static struct omap_hwmod_class_sysconfig mmu_sysc = {
2497 .rev_offs = 0x000,
2498 .sysc_offs = 0x010,
2499 .syss_offs = 0x014,
2500 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
2501 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
2502 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2503 .sysc_fields = &omap_hwmod_sysc_type1,
2504};
2505
2506static struct omap_hwmod_class omap44xx_mmu_hwmod_class = {
2507 .name = "mmu",
2508 .sysc = &mmu_sysc,
2509};
2510
2511/* mmu ipu */
2512
2513static struct omap_mmu_dev_attr mmu_ipu_dev_attr = {
2514 .da_start = 0x0,
2515 .da_end = 0xfffff000,
2516 .nr_tlb_entries = 32,
2517};
2518
2519static struct omap_hwmod omap44xx_mmu_ipu_hwmod;
2520static struct omap_hwmod_irq_info omap44xx_mmu_ipu_irqs[] = {
2521 { .irq = 100 + OMAP44XX_IRQ_GIC_START, },
2522 { .irq = -1 }
2523};
2524
2525static struct omap_hwmod_rst_info omap44xx_mmu_ipu_resets[] = {
2526 { .name = "mmu_cache", .rst_shift = 2 },
2527};
2528
2529static struct omap_hwmod_addr_space omap44xx_mmu_ipu_addrs[] = {
2530 {
2531 .pa_start = 0x55082000,
2532 .pa_end = 0x550820ff,
2533 .flags = ADDR_TYPE_RT,
2534 },
2535 { }
2536};
2537
2538/* l3_main_2 -> mmu_ipu */
2539static struct omap_hwmod_ocp_if omap44xx_l3_main_2__mmu_ipu = {
2540 .master = &omap44xx_l3_main_2_hwmod,
2541 .slave = &omap44xx_mmu_ipu_hwmod,
2542 .clk = "l3_div_ck",
2543 .addr = omap44xx_mmu_ipu_addrs,
2544 .user = OCP_USER_MPU | OCP_USER_SDMA,
2545};
2546
2547static struct omap_hwmod omap44xx_mmu_ipu_hwmod = {
2548 .name = "mmu_ipu",
2549 .class = &omap44xx_mmu_hwmod_class,
2550 .clkdm_name = "ducati_clkdm",
2551 .mpu_irqs = omap44xx_mmu_ipu_irqs,
2552 .rst_lines = omap44xx_mmu_ipu_resets,
2553 .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_ipu_resets),
2554 .main_clk = "ducati_clk_mux_ck",
2555 .prcm = {
2556 .omap4 = {
2557 .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
2558 .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
2559 .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
2560 .modulemode = MODULEMODE_HWCTRL,
2561 },
2562 },
2563 .dev_attr = &mmu_ipu_dev_attr,
2564};
2565
2566/* mmu dsp */
2567
2568static struct omap_mmu_dev_attr mmu_dsp_dev_attr = {
2569 .da_start = 0x0,
2570 .da_end = 0xfffff000,
2571 .nr_tlb_entries = 32,
2572};
2573
2574static struct omap_hwmod omap44xx_mmu_dsp_hwmod;
2575static struct omap_hwmod_irq_info omap44xx_mmu_dsp_irqs[] = {
2576 { .irq = 28 + OMAP44XX_IRQ_GIC_START },
2577 { .irq = -1 }
2578};
2579
2580static struct omap_hwmod_rst_info omap44xx_mmu_dsp_resets[] = {
2581 { .name = "mmu_cache", .rst_shift = 1 },
2582};
2583
2584static struct omap_hwmod_addr_space omap44xx_mmu_dsp_addrs[] = {
2585 {
2586 .pa_start = 0x4a066000,
2587 .pa_end = 0x4a0660ff,
2588 .flags = ADDR_TYPE_RT,
2589 },
2590 { }
2591};
2592
2593/* l4_cfg -> dsp */
2594static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mmu_dsp = {
2595 .master = &omap44xx_l4_cfg_hwmod,
2596 .slave = &omap44xx_mmu_dsp_hwmod,
2597 .clk = "l4_div_ck",
2598 .addr = omap44xx_mmu_dsp_addrs,
2599 .user = OCP_USER_MPU | OCP_USER_SDMA,
2600};
2601
2602static struct omap_hwmod omap44xx_mmu_dsp_hwmod = {
2603 .name = "mmu_dsp",
2604 .class = &omap44xx_mmu_hwmod_class,
2605 .clkdm_name = "tesla_clkdm",
2606 .mpu_irqs = omap44xx_mmu_dsp_irqs,
2607 .rst_lines = omap44xx_mmu_dsp_resets,
2608 .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_dsp_resets),
2609 .main_clk = "dpll_iva_m4x2_ck",
2610 .prcm = {
2611 .omap4 = {
2612 .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
2613 .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
2614 .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
2615 .modulemode = MODULEMODE_HWCTRL,
2616 },
2617 },
2618 .dev_attr = &mmu_dsp_dev_attr,
2619};
2620
3b54baad
BC
2621/*
2622 * 'mpu' class
2623 * mpu sub-system
2624 */
2625
2626static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
fe13471c 2627 .name = "mpu",
db12ba53
BC
2628};
2629
3b54baad
BC
2630/* mpu */
2631static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
76a5d9bf
JH
2632 { .name = "pmu0", .irq = 54 + OMAP44XX_IRQ_GIC_START },
2633 { .name = "pmu1", .irq = 55 + OMAP44XX_IRQ_GIC_START },
3b54baad
BC
2634 { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
2635 { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
2636 { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
212738a4 2637 { .irq = -1 }
db12ba53
BC
2638};
2639
3b54baad
BC
2640static struct omap_hwmod omap44xx_mpu_hwmod = {
2641 .name = "mpu",
2642 .class = &omap44xx_mpu_hwmod_class,
a5322c6f 2643 .clkdm_name = "mpuss_clkdm",
7ecc5373 2644 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
3b54baad 2645 .mpu_irqs = omap44xx_mpu_irqs,
3b54baad 2646 .main_clk = "dpll_mpu_m2_ck",
db12ba53
BC
2647 .prcm = {
2648 .omap4 = {
d0f0631d 2649 .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
27bb00b5 2650 .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
db12ba53
BC
2651 },
2652 },
db12ba53
BC
2653};
2654
e17f18c0
PW
2655/*
2656 * 'ocmc_ram' class
2657 * top-level core on-chip ram
2658 */
2659
2660static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
2661 .name = "ocmc_ram",
2662};
2663
2664/* ocmc_ram */
2665static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
2666 .name = "ocmc_ram",
2667 .class = &omap44xx_ocmc_ram_hwmod_class,
2668 .clkdm_name = "l3_2_clkdm",
2669 .prcm = {
2670 .omap4 = {
2671 .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
2672 .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
2673 },
2674 },
2675};
2676
0c668875
BC
2677/*
2678 * 'ocp2scp' class
2679 * bridge to transform ocp interface protocol to scp (serial control port)
2680 * protocol
2681 */
2682
33c976ec
BC
2683static struct omap_hwmod_class_sysconfig omap44xx_ocp2scp_sysc = {
2684 .rev_offs = 0x0000,
2685 .sysc_offs = 0x0010,
2686 .syss_offs = 0x0014,
2687 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
2688 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
2689 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2690 .sysc_fields = &omap_hwmod_sysc_type1,
2691};
2692
0c668875
BC
2693static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
2694 .name = "ocp2scp",
33c976ec 2695 .sysc = &omap44xx_ocp2scp_sysc,
0c668875
BC
2696};
2697
637874dd
KVA
2698/* ocp2scp dev_attr */
2699static struct resource omap44xx_usb_phy_and_pll_addrs[] = {
2700 {
2701 .name = "usb_phy",
2702 .start = 0x4a0ad080,
2703 .end = 0x4a0ae000,
2704 .flags = IORESOURCE_MEM,
2705 },
2706 {
2707 /* XXX: Remove this once control module driver is in place */
2708 .name = "ctrl_dev",
2709 .start = 0x4a002300,
2710 .end = 0x4a002303,
2711 .flags = IORESOURCE_MEM,
2712 },
2713 { }
2714};
2715
2716static struct omap_ocp2scp_dev ocp2scp_dev_attr[] = {
2717 {
2718 .drv_name = "omap-usb2",
2719 .res = omap44xx_usb_phy_and_pll_addrs,
2720 },
2721 { }
2722};
2723
0c668875 2724/* ocp2scp_usb_phy */
0c668875
BC
2725static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
2726 .name = "ocp2scp_usb_phy",
2727 .class = &omap44xx_ocp2scp_hwmod_class,
2728 .clkdm_name = "l3_init_clkdm",
1b024d2f 2729 .main_clk = "ocp2scp_usb_phy_phy_48m",
0c668875
BC
2730 .prcm = {
2731 .omap4 = {
2732 .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
2733 .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
2734 .modulemode = MODULEMODE_HWCTRL,
2735 },
2736 },
637874dd 2737 .dev_attr = ocp2scp_dev_attr,
0c668875
BC
2738};
2739
794b480a
PW
2740/*
2741 * 'prcm' class
2742 * power and reset manager (part of the prcm infrastructure) + clock manager 2
2743 * + clock manager 1 (in always on power domain) + local prm in mpu
2744 */
2745
2746static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
2747 .name = "prcm",
2748};
2749
2750/* prcm_mpu */
2751static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
2752 .name = "prcm_mpu",
2753 .class = &omap44xx_prcm_hwmod_class,
2754 .clkdm_name = "l4_wkup_clkdm",
53cce97c 2755 .flags = HWMOD_NO_IDLEST,
46b3af27
TK
2756 .prcm = {
2757 .omap4 = {
2758 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
2759 },
2760 },
794b480a
PW
2761};
2762
2763/* cm_core_aon */
2764static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
2765 .name = "cm_core_aon",
2766 .class = &omap44xx_prcm_hwmod_class,
53cce97c 2767 .flags = HWMOD_NO_IDLEST,
46b3af27
TK
2768 .prcm = {
2769 .omap4 = {
2770 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
2771 },
2772 },
794b480a
PW
2773};
2774
2775/* cm_core */
2776static struct omap_hwmod omap44xx_cm_core_hwmod = {
2777 .name = "cm_core",
2778 .class = &omap44xx_prcm_hwmod_class,
53cce97c 2779 .flags = HWMOD_NO_IDLEST,
46b3af27
TK
2780 .prcm = {
2781 .omap4 = {
2782 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
2783 },
2784 },
794b480a
PW
2785};
2786
2787/* prm */
2788static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
2789 { .irq = 11 + OMAP44XX_IRQ_GIC_START },
2790 { .irq = -1 }
2791};
2792
2793static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
2794 { .name = "rst_global_warm_sw", .rst_shift = 0 },
2795 { .name = "rst_global_cold_sw", .rst_shift = 1 },
2796};
2797
2798static struct omap_hwmod omap44xx_prm_hwmod = {
2799 .name = "prm",
2800 .class = &omap44xx_prcm_hwmod_class,
794b480a
PW
2801 .mpu_irqs = omap44xx_prm_irqs,
2802 .rst_lines = omap44xx_prm_resets,
2803 .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
2804};
2805
2806/*
2807 * 'scrm' class
2808 * system clock and reset manager
2809 */
2810
2811static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
2812 .name = "scrm",
2813};
2814
2815/* scrm */
2816static struct omap_hwmod omap44xx_scrm_hwmod = {
2817 .name = "scrm",
2818 .class = &omap44xx_scrm_hwmod_class,
2819 .clkdm_name = "l4_wkup_clkdm",
46b3af27
TK
2820 .prcm = {
2821 .omap4 = {
2822 .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
2823 },
2824 },
794b480a
PW
2825};
2826
42b9e387
PW
2827/*
2828 * 'sl2if' class
2829 * shared level 2 memory interface
2830 */
2831
2832static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
2833 .name = "sl2if",
2834};
2835
2836/* sl2if */
2837static struct omap_hwmod omap44xx_sl2if_hwmod = {
2838 .name = "sl2if",
2839 .class = &omap44xx_sl2if_hwmod_class,
2840 .clkdm_name = "ivahd_clkdm",
2841 .prcm = {
2842 .omap4 = {
2843 .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
2844 .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
2845 .modulemode = MODULEMODE_HWCTRL,
2846 },
2847 },
2848};
2849
1e3b5e59
BC
2850/*
2851 * 'slimbus' class
2852 * bidirectional, multi-drop, multi-channel two-line serial interface between
2853 * the device and external components
2854 */
2855
2856static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
2857 .rev_offs = 0x0000,
2858 .sysc_offs = 0x0010,
2859 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
2860 SYSC_HAS_SOFTRESET),
2861 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2862 SIDLE_SMART_WKUP),
2863 .sysc_fields = &omap_hwmod_sysc_type2,
2864};
2865
2866static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
2867 .name = "slimbus",
2868 .sysc = &omap44xx_slimbus_sysc,
2869};
2870
2871/* slimbus1 */
2872static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
2873 { .irq = 97 + OMAP44XX_IRQ_GIC_START },
2874 { .irq = -1 }
2875};
2876
2877static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
2878 { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
2879 { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
2880 { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
2881 { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
2882 { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
2883 { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
2884 { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
2885 { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
2886 { .dma_req = -1 }
2887};
2888
2889static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
2890 { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
2891 { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
2892 { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
2893 { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
2894};
2895
2896static struct omap_hwmod omap44xx_slimbus1_hwmod = {
2897 .name = "slimbus1",
2898 .class = &omap44xx_slimbus_hwmod_class,
2899 .clkdm_name = "abe_clkdm",
2900 .mpu_irqs = omap44xx_slimbus1_irqs,
2901 .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
2902 .prcm = {
2903 .omap4 = {
2904 .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
2905 .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
2906 .modulemode = MODULEMODE_SWCTRL,
2907 },
2908 },
2909 .opt_clks = slimbus1_opt_clks,
2910 .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
2911};
2912
2913/* slimbus2 */
2914static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
2915 { .irq = 98 + OMAP44XX_IRQ_GIC_START },
2916 { .irq = -1 }
2917};
2918
2919static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
2920 { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
2921 { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
2922 { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
2923 { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
2924 { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
2925 { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
2926 { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
2927 { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
2928 { .dma_req = -1 }
2929};
2930
2931static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
2932 { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
2933 { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
2934 { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
2935};
2936
2937static struct omap_hwmod omap44xx_slimbus2_hwmod = {
2938 .name = "slimbus2",
2939 .class = &omap44xx_slimbus_hwmod_class,
2940 .clkdm_name = "l4_per_clkdm",
2941 .mpu_irqs = omap44xx_slimbus2_irqs,
2942 .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
2943 .prcm = {
2944 .omap4 = {
2945 .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
2946 .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
2947 .modulemode = MODULEMODE_SWCTRL,
2948 },
2949 },
2950 .opt_clks = slimbus2_opt_clks,
2951 .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
2952};
2953
1f6a717f
BC
2954/*
2955 * 'smartreflex' class
2956 * smartreflex module (monitor silicon performance and outputs a measure of
2957 * performance error)
2958 */
2959
2960/* The IP is not compliant to type1 / type2 scheme */
2961static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
2962 .sidle_shift = 24,
2963 .enwkup_shift = 26,
2964};
2965
2966static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
2967 .sysc_offs = 0x0038,
2968 .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
2969 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2970 SIDLE_SMART_WKUP),
2971 .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
2972};
2973
2974static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
fe13471c
BC
2975 .name = "smartreflex",
2976 .sysc = &omap44xx_smartreflex_sysc,
2977 .rev = 2,
1f6a717f
BC
2978};
2979
2980/* smartreflex_core */
cea6b942
SG
2981static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
2982 .sensor_voltdm_name = "core",
2983};
2984
1f6a717f
BC
2985static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
2986 { .irq = 19 + OMAP44XX_IRQ_GIC_START },
212738a4 2987 { .irq = -1 }
1f6a717f
BC
2988};
2989
1f6a717f
BC
2990static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
2991 .name = "smartreflex_core",
2992 .class = &omap44xx_smartreflex_hwmod_class,
a5322c6f 2993 .clkdm_name = "l4_ao_clkdm",
1f6a717f 2994 .mpu_irqs = omap44xx_smartreflex_core_irqs,
212738a4 2995
1f6a717f 2996 .main_clk = "smartreflex_core_fck",
1f6a717f
BC
2997 .prcm = {
2998 .omap4 = {
d0f0631d 2999 .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
27bb00b5 3000 .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
03fdefe5 3001 .modulemode = MODULEMODE_SWCTRL,
1f6a717f
BC
3002 },
3003 },
cea6b942 3004 .dev_attr = &smartreflex_core_dev_attr,
1f6a717f
BC
3005};
3006
3007/* smartreflex_iva */
cea6b942
SG
3008static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
3009 .sensor_voltdm_name = "iva",
3010};
3011
1f6a717f
BC
3012static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
3013 { .irq = 102 + OMAP44XX_IRQ_GIC_START },
212738a4 3014 { .irq = -1 }
1f6a717f
BC
3015};
3016
1f6a717f
BC
3017static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
3018 .name = "smartreflex_iva",
3019 .class = &omap44xx_smartreflex_hwmod_class,
a5322c6f 3020 .clkdm_name = "l4_ao_clkdm",
1f6a717f 3021 .mpu_irqs = omap44xx_smartreflex_iva_irqs,
1f6a717f 3022 .main_clk = "smartreflex_iva_fck",
1f6a717f
BC
3023 .prcm = {
3024 .omap4 = {
d0f0631d 3025 .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
27bb00b5 3026 .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
03fdefe5 3027 .modulemode = MODULEMODE_SWCTRL,
1f6a717f
BC
3028 },
3029 },
cea6b942 3030 .dev_attr = &smartreflex_iva_dev_attr,
1f6a717f
BC
3031};
3032
3033/* smartreflex_mpu */
cea6b942
SG
3034static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
3035 .sensor_voltdm_name = "mpu",
3036};
3037
1f6a717f
BC
3038static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
3039 { .irq = 18 + OMAP44XX_IRQ_GIC_START },
212738a4 3040 { .irq = -1 }
1f6a717f
BC
3041};
3042
1f6a717f
BC
3043static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
3044 .name = "smartreflex_mpu",
3045 .class = &omap44xx_smartreflex_hwmod_class,
a5322c6f 3046 .clkdm_name = "l4_ao_clkdm",
1f6a717f 3047 .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
1f6a717f 3048 .main_clk = "smartreflex_mpu_fck",
1f6a717f
BC
3049 .prcm = {
3050 .omap4 = {
d0f0631d 3051 .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
27bb00b5 3052 .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
03fdefe5 3053 .modulemode = MODULEMODE_SWCTRL,
1f6a717f
BC
3054 },
3055 },
cea6b942 3056 .dev_attr = &smartreflex_mpu_dev_attr,
1f6a717f
BC
3057};
3058
d11c217f
BC
3059/*
3060 * 'spinlock' class
3061 * spinlock provides hardware assistance for synchronizing the processes
3062 * running on multiple processors
3063 */
3064
3065static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
3066 .rev_offs = 0x0000,
3067 .sysc_offs = 0x0010,
3068 .syss_offs = 0x0014,
3069 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
3070 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
3071 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
3072 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3073 SIDLE_SMART_WKUP),
3074 .sysc_fields = &omap_hwmod_sysc_type1,
3075};
3076
3077static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
3078 .name = "spinlock",
3079 .sysc = &omap44xx_spinlock_sysc,
3080};
3081
3082/* spinlock */
d11c217f
BC
3083static struct omap_hwmod omap44xx_spinlock_hwmod = {
3084 .name = "spinlock",
3085 .class = &omap44xx_spinlock_hwmod_class,
a5322c6f 3086 .clkdm_name = "l4_cfg_clkdm",
d11c217f
BC
3087 .prcm = {
3088 .omap4 = {
d0f0631d 3089 .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
27bb00b5 3090 .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
d11c217f
BC
3091 },
3092 },
d11c217f
BC
3093};
3094
35d1a66a
BC
3095/*
3096 * 'timer' class
3097 * general purpose timer module with accurate 1ms tick
3098 * This class contains several variants: ['timer_1ms', 'timer']
3099 */
3100
3101static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
3102 .rev_offs = 0x0000,
3103 .sysc_offs = 0x0010,
3104 .syss_offs = 0x0014,
3105 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
3106 SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
3107 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
3108 SYSS_HAS_RESET_STATUS),
3109 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
10759e82 3110 .clockact = CLOCKACT_TEST_ICLK,
35d1a66a
BC
3111 .sysc_fields = &omap_hwmod_sysc_type1,
3112};
3113
3114static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
3115 .name = "timer",
3116 .sysc = &omap44xx_timer_1ms_sysc,
3117};
3118
3119static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
3120 .rev_offs = 0x0000,
3121 .sysc_offs = 0x0010,
3122 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
3123 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
3124 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3125 SIDLE_SMART_WKUP),
3126 .sysc_fields = &omap_hwmod_sysc_type2,
3127};
3128
3129static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
3130 .name = "timer",
3131 .sysc = &omap44xx_timer_sysc,
3132};
3133
c345c8b0
TKD
3134/* always-on timers dev attribute */
3135static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
3136 .timer_capability = OMAP_TIMER_ALWON,
3137};
3138
3139/* pwm timers dev attribute */
3140static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
3141 .timer_capability = OMAP_TIMER_HAS_PWM,
3142};
3143
5c3e4ec4
JH
3144/* timers with DSP interrupt dev attribute */
3145static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {
3146 .timer_capability = OMAP_TIMER_HAS_DSP_IRQ,
3147};
3148
3149/* pwm timers with DSP interrupt dev attribute */
3150static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {
3151 .timer_capability = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,
3152};
3153
35d1a66a 3154/* timer1 */
35d1a66a
BC
3155static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
3156 { .irq = 37 + OMAP44XX_IRQ_GIC_START },
212738a4 3157 { .irq = -1 }
35d1a66a
BC
3158};
3159
35d1a66a
BC
3160static struct omap_hwmod omap44xx_timer1_hwmod = {
3161 .name = "timer1",
3162 .class = &omap44xx_timer_1ms_hwmod_class,
a5322c6f 3163 .clkdm_name = "l4_wkup_clkdm",
10759e82 3164 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
35d1a66a 3165 .mpu_irqs = omap44xx_timer1_irqs,
35d1a66a
BC
3166 .main_clk = "timer1_fck",
3167 .prcm = {
3168 .omap4 = {
d0f0631d 3169 .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
27bb00b5 3170 .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
03fdefe5 3171 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
3172 },
3173 },
c345c8b0 3174 .dev_attr = &capability_alwon_dev_attr,
35d1a66a
BC
3175};
3176
3177/* timer2 */
35d1a66a
BC
3178static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
3179 { .irq = 38 + OMAP44XX_IRQ_GIC_START },
212738a4 3180 { .irq = -1 }
35d1a66a
BC
3181};
3182
35d1a66a
BC
3183static struct omap_hwmod omap44xx_timer2_hwmod = {
3184 .name = "timer2",
3185 .class = &omap44xx_timer_1ms_hwmod_class,
a5322c6f 3186 .clkdm_name = "l4_per_clkdm",
10759e82 3187 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
35d1a66a 3188 .mpu_irqs = omap44xx_timer2_irqs,
35d1a66a
BC
3189 .main_clk = "timer2_fck",
3190 .prcm = {
3191 .omap4 = {
d0f0631d 3192 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
27bb00b5 3193 .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
03fdefe5 3194 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
3195 },
3196 },
35d1a66a
BC
3197};
3198
3199/* timer3 */
35d1a66a
BC
3200static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
3201 { .irq = 39 + OMAP44XX_IRQ_GIC_START },
212738a4 3202 { .irq = -1 }
35d1a66a
BC
3203};
3204
35d1a66a
BC
3205static struct omap_hwmod omap44xx_timer3_hwmod = {
3206 .name = "timer3",
3207 .class = &omap44xx_timer_hwmod_class,
a5322c6f 3208 .clkdm_name = "l4_per_clkdm",
35d1a66a 3209 .mpu_irqs = omap44xx_timer3_irqs,
35d1a66a
BC
3210 .main_clk = "timer3_fck",
3211 .prcm = {
3212 .omap4 = {
d0f0631d 3213 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
27bb00b5 3214 .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
03fdefe5 3215 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
3216 },
3217 },
35d1a66a
BC
3218};
3219
3220/* timer4 */
35d1a66a
BC
3221static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
3222 { .irq = 40 + OMAP44XX_IRQ_GIC_START },
212738a4 3223 { .irq = -1 }
35d1a66a
BC
3224};
3225
35d1a66a
BC
3226static struct omap_hwmod omap44xx_timer4_hwmod = {
3227 .name = "timer4",
3228 .class = &omap44xx_timer_hwmod_class,
a5322c6f 3229 .clkdm_name = "l4_per_clkdm",
35d1a66a 3230 .mpu_irqs = omap44xx_timer4_irqs,
35d1a66a
BC
3231 .main_clk = "timer4_fck",
3232 .prcm = {
3233 .omap4 = {
d0f0631d 3234 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
27bb00b5 3235 .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
03fdefe5 3236 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
3237 },
3238 },
35d1a66a
BC
3239};
3240
3241/* timer5 */
35d1a66a
BC
3242static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
3243 { .irq = 41 + OMAP44XX_IRQ_GIC_START },
212738a4 3244 { .irq = -1 }
35d1a66a
BC
3245};
3246
35d1a66a
BC
3247static struct omap_hwmod omap44xx_timer5_hwmod = {
3248 .name = "timer5",
3249 .class = &omap44xx_timer_hwmod_class,
a5322c6f 3250 .clkdm_name = "abe_clkdm",
35d1a66a 3251 .mpu_irqs = omap44xx_timer5_irqs,
35d1a66a
BC
3252 .main_clk = "timer5_fck",
3253 .prcm = {
3254 .omap4 = {
d0f0631d 3255 .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
27bb00b5 3256 .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
03fdefe5 3257 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
3258 },
3259 },
5c3e4ec4 3260 .dev_attr = &capability_dsp_dev_attr,
35d1a66a
BC
3261};
3262
3263/* timer6 */
35d1a66a
BC
3264static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
3265 { .irq = 42 + OMAP44XX_IRQ_GIC_START },
212738a4 3266 { .irq = -1 }
35d1a66a
BC
3267};
3268
35d1a66a
BC
3269static struct omap_hwmod omap44xx_timer6_hwmod = {
3270 .name = "timer6",
3271 .class = &omap44xx_timer_hwmod_class,
a5322c6f 3272 .clkdm_name = "abe_clkdm",
35d1a66a 3273 .mpu_irqs = omap44xx_timer6_irqs,
212738a4 3274
35d1a66a
BC
3275 .main_clk = "timer6_fck",
3276 .prcm = {
3277 .omap4 = {
d0f0631d 3278 .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
27bb00b5 3279 .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
03fdefe5 3280 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
3281 },
3282 },
5c3e4ec4 3283 .dev_attr = &capability_dsp_dev_attr,
35d1a66a
BC
3284};
3285
3286/* timer7 */
35d1a66a
BC
3287static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
3288 { .irq = 43 + OMAP44XX_IRQ_GIC_START },
212738a4 3289 { .irq = -1 }
35d1a66a
BC
3290};
3291
35d1a66a
BC
3292static struct omap_hwmod omap44xx_timer7_hwmod = {
3293 .name = "timer7",
3294 .class = &omap44xx_timer_hwmod_class,
a5322c6f 3295 .clkdm_name = "abe_clkdm",
35d1a66a 3296 .mpu_irqs = omap44xx_timer7_irqs,
35d1a66a
BC
3297 .main_clk = "timer7_fck",
3298 .prcm = {
3299 .omap4 = {
d0f0631d 3300 .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
27bb00b5 3301 .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
03fdefe5 3302 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
3303 },
3304 },
5c3e4ec4 3305 .dev_attr = &capability_dsp_dev_attr,
35d1a66a
BC
3306};
3307
3308/* timer8 */
35d1a66a
BC
3309static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
3310 { .irq = 44 + OMAP44XX_IRQ_GIC_START },
212738a4 3311 { .irq = -1 }
35d1a66a
BC
3312};
3313
35d1a66a
BC
3314static struct omap_hwmod omap44xx_timer8_hwmod = {
3315 .name = "timer8",
3316 .class = &omap44xx_timer_hwmod_class,
a5322c6f 3317 .clkdm_name = "abe_clkdm",
35d1a66a 3318 .mpu_irqs = omap44xx_timer8_irqs,
35d1a66a
BC
3319 .main_clk = "timer8_fck",
3320 .prcm = {
3321 .omap4 = {
d0f0631d 3322 .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
27bb00b5 3323 .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
03fdefe5 3324 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
3325 },
3326 },
5c3e4ec4 3327 .dev_attr = &capability_dsp_pwm_dev_attr,
35d1a66a
BC
3328};
3329
3330/* timer9 */
35d1a66a
BC
3331static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
3332 { .irq = 45 + OMAP44XX_IRQ_GIC_START },
212738a4 3333 { .irq = -1 }
35d1a66a
BC
3334};
3335
35d1a66a
BC
3336static struct omap_hwmod omap44xx_timer9_hwmod = {
3337 .name = "timer9",
3338 .class = &omap44xx_timer_hwmod_class,
a5322c6f 3339 .clkdm_name = "l4_per_clkdm",
35d1a66a 3340 .mpu_irqs = omap44xx_timer9_irqs,
35d1a66a
BC
3341 .main_clk = "timer9_fck",
3342 .prcm = {
3343 .omap4 = {
d0f0631d 3344 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
27bb00b5 3345 .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
03fdefe5 3346 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
3347 },
3348 },
c345c8b0 3349 .dev_attr = &capability_pwm_dev_attr,
35d1a66a
BC
3350};
3351
3352/* timer10 */
35d1a66a
BC
3353static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
3354 { .irq = 46 + OMAP44XX_IRQ_GIC_START },
212738a4 3355 { .irq = -1 }
35d1a66a
BC
3356};
3357
35d1a66a
BC
3358static struct omap_hwmod omap44xx_timer10_hwmod = {
3359 .name = "timer10",
3360 .class = &omap44xx_timer_1ms_hwmod_class,
a5322c6f 3361 .clkdm_name = "l4_per_clkdm",
10759e82 3362 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
35d1a66a 3363 .mpu_irqs = omap44xx_timer10_irqs,
35d1a66a
BC
3364 .main_clk = "timer10_fck",
3365 .prcm = {
3366 .omap4 = {
d0f0631d 3367 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
27bb00b5 3368 .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
03fdefe5 3369 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
3370 },
3371 },
c345c8b0 3372 .dev_attr = &capability_pwm_dev_attr,
35d1a66a
BC
3373};
3374
3375/* timer11 */
35d1a66a
BC
3376static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
3377 { .irq = 47 + OMAP44XX_IRQ_GIC_START },
212738a4 3378 { .irq = -1 }
35d1a66a
BC
3379};
3380
35d1a66a
BC
3381static struct omap_hwmod omap44xx_timer11_hwmod = {
3382 .name = "timer11",
3383 .class = &omap44xx_timer_hwmod_class,
a5322c6f 3384 .clkdm_name = "l4_per_clkdm",
35d1a66a 3385 .mpu_irqs = omap44xx_timer11_irqs,
35d1a66a
BC
3386 .main_clk = "timer11_fck",
3387 .prcm = {
3388 .omap4 = {
d0f0631d 3389 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
27bb00b5 3390 .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
03fdefe5 3391 .modulemode = MODULEMODE_SWCTRL,
35d1a66a
BC
3392 },
3393 },
c345c8b0 3394 .dev_attr = &capability_pwm_dev_attr,
35d1a66a
BC
3395};
3396
9780a9cf 3397/*
3b54baad
BC
3398 * 'uart' class
3399 * universal asynchronous receiver/transmitter (uart)
9780a9cf
BC
3400 */
3401
3b54baad
BC
3402static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
3403 .rev_offs = 0x0050,
3404 .sysc_offs = 0x0054,
3405 .syss_offs = 0x0058,
3406 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
0cfe8751
BC
3407 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
3408 SYSS_HAS_RESET_STATUS),
7cffa6b8
BC
3409 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3410 SIDLE_SMART_WKUP),
9780a9cf
BC
3411 .sysc_fields = &omap_hwmod_sysc_type1,
3412};
3413
3b54baad 3414static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
fe13471c
BC
3415 .name = "uart",
3416 .sysc = &omap44xx_uart_sysc,
9780a9cf
BC
3417};
3418
3b54baad 3419/* uart1 */
3b54baad
BC
3420static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
3421 { .irq = 72 + OMAP44XX_IRQ_GIC_START },
212738a4 3422 { .irq = -1 }
9780a9cf
BC
3423};
3424
3b54baad
BC
3425static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
3426 { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
3427 { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
bc614958 3428 { .dma_req = -1 }
9780a9cf
BC
3429};
3430
3b54baad
BC
3431static struct omap_hwmod omap44xx_uart1_hwmod = {
3432 .name = "uart1",
3433 .class = &omap44xx_uart_hwmod_class,
a5322c6f 3434 .clkdm_name = "l4_per_clkdm",
3b54baad 3435 .mpu_irqs = omap44xx_uart1_irqs,
3b54baad 3436 .sdma_reqs = omap44xx_uart1_sdma_reqs,
3b54baad 3437 .main_clk = "uart1_fck",
9780a9cf
BC
3438 .prcm = {
3439 .omap4 = {
d0f0631d 3440 .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
27bb00b5 3441 .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
03fdefe5 3442 .modulemode = MODULEMODE_SWCTRL,
9780a9cf
BC
3443 },
3444 },
9780a9cf
BC
3445};
3446
3b54baad 3447/* uart2 */
3b54baad
BC
3448static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
3449 { .irq = 73 + OMAP44XX_IRQ_GIC_START },
212738a4 3450 { .irq = -1 }
9780a9cf
BC
3451};
3452
3b54baad
BC
3453static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
3454 { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
3455 { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
bc614958 3456 { .dma_req = -1 }
3b54baad
BC
3457};
3458
3b54baad
BC
3459static struct omap_hwmod omap44xx_uart2_hwmod = {
3460 .name = "uart2",
3461 .class = &omap44xx_uart_hwmod_class,
a5322c6f 3462 .clkdm_name = "l4_per_clkdm",
3b54baad 3463 .mpu_irqs = omap44xx_uart2_irqs,
3b54baad 3464 .sdma_reqs = omap44xx_uart2_sdma_reqs,
3b54baad 3465 .main_clk = "uart2_fck",
9780a9cf
BC
3466 .prcm = {
3467 .omap4 = {
d0f0631d 3468 .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
27bb00b5 3469 .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
03fdefe5 3470 .modulemode = MODULEMODE_SWCTRL,
9780a9cf
BC
3471 },
3472 },
9780a9cf
BC
3473};
3474
3b54baad 3475/* uart3 */
3b54baad
BC
3476static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
3477 { .irq = 74 + OMAP44XX_IRQ_GIC_START },
212738a4 3478 { .irq = -1 }
9780a9cf
BC
3479};
3480
3b54baad
BC
3481static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
3482 { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
3483 { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
bc614958 3484 { .dma_req = -1 }
3b54baad
BC
3485};
3486
3b54baad
BC
3487static struct omap_hwmod omap44xx_uart3_hwmod = {
3488 .name = "uart3",
3489 .class = &omap44xx_uart_hwmod_class,
a5322c6f 3490 .clkdm_name = "l4_per_clkdm",
7ecc5373 3491 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
3b54baad 3492 .mpu_irqs = omap44xx_uart3_irqs,
3b54baad 3493 .sdma_reqs = omap44xx_uart3_sdma_reqs,
3b54baad 3494 .main_clk = "uart3_fck",
9780a9cf
BC
3495 .prcm = {
3496 .omap4 = {
d0f0631d 3497 .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
27bb00b5 3498 .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
03fdefe5 3499 .modulemode = MODULEMODE_SWCTRL,
9780a9cf
BC
3500 },
3501 },
9780a9cf
BC
3502};
3503
3b54baad 3504/* uart4 */
3b54baad
BC
3505static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
3506 { .irq = 70 + OMAP44XX_IRQ_GIC_START },
212738a4 3507 { .irq = -1 }
9780a9cf
BC
3508};
3509
3b54baad
BC
3510static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
3511 { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
3512 { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
bc614958 3513 { .dma_req = -1 }
3b54baad
BC
3514};
3515
3b54baad
BC
3516static struct omap_hwmod omap44xx_uart4_hwmod = {
3517 .name = "uart4",
3518 .class = &omap44xx_uart_hwmod_class,
a5322c6f 3519 .clkdm_name = "l4_per_clkdm",
3b54baad 3520 .mpu_irqs = omap44xx_uart4_irqs,
3b54baad 3521 .sdma_reqs = omap44xx_uart4_sdma_reqs,
3b54baad 3522 .main_clk = "uart4_fck",
9780a9cf
BC
3523 .prcm = {
3524 .omap4 = {
d0f0631d 3525 .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
27bb00b5 3526 .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
03fdefe5 3527 .modulemode = MODULEMODE_SWCTRL,
9780a9cf
BC
3528 },
3529 },
9780a9cf
BC
3530};
3531
0c668875
BC
3532/*
3533 * 'usb_host_fs' class
3534 * full-speed usb host controller
3535 */
3536
3537/* The IP is not compliant to type1 / type2 scheme */
3538static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
3539 .midle_shift = 4,
3540 .sidle_shift = 2,
3541 .srst_shift = 1,
3542};
3543
3544static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
3545 .rev_offs = 0x0000,
3546 .sysc_offs = 0x0210,
3547 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
3548 SYSC_HAS_SOFTRESET),
3549 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3550 SIDLE_SMART_WKUP),
3551 .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
3552};
3553
3554static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
3555 .name = "usb_host_fs",
3556 .sysc = &omap44xx_usb_host_fs_sysc,
3557};
3558
3559/* usb_host_fs */
3560static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
3561 { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
3562 { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
3563 { .irq = -1 }
3564};
3565
3566static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
3567 .name = "usb_host_fs",
3568 .class = &omap44xx_usb_host_fs_hwmod_class,
3569 .clkdm_name = "l3_init_clkdm",
3570 .mpu_irqs = omap44xx_usb_host_fs_irqs,
3571 .main_clk = "usb_host_fs_fck",
3572 .prcm = {
3573 .omap4 = {
3574 .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
3575 .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
3576 .modulemode = MODULEMODE_SWCTRL,
3577 },
3578 },
3579};
3580
5844c4ea 3581/*
844a3b63
PW
3582 * 'usb_host_hs' class
3583 * high-speed multi-port usb host controller
5844c4ea
BC
3584 */
3585
844a3b63
PW
3586static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
3587 .rev_offs = 0x0000,
3588 .sysc_offs = 0x0010,
3589 .syss_offs = 0x0014,
3590 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
3591 SYSC_HAS_SOFTRESET),
5844c4ea
BC
3592 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3593 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
844a3b63
PW
3594 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
3595 .sysc_fields = &omap_hwmod_sysc_type2,
5844c4ea
BC
3596};
3597
844a3b63
PW
3598static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
3599 .name = "usb_host_hs",
3600 .sysc = &omap44xx_usb_host_hs_sysc,
5844c4ea
BC
3601};
3602
844a3b63
PW
3603/* usb_host_hs */
3604static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
3605 { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
3606 { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
212738a4 3607 { .irq = -1 }
5844c4ea
BC
3608};
3609
844a3b63
PW
3610static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
3611 .name = "usb_host_hs",
3612 .class = &omap44xx_usb_host_hs_hwmod_class,
a5322c6f 3613 .clkdm_name = "l3_init_clkdm",
844a3b63 3614 .main_clk = "usb_host_hs_fck",
5844c4ea
BC
3615 .prcm = {
3616 .omap4 = {
844a3b63
PW
3617 .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
3618 .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
3619 .modulemode = MODULEMODE_SWCTRL,
3620 },
3621 },
3622 .mpu_irqs = omap44xx_usb_host_hs_irqs,
3623
3624 /*
3625 * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
3626 * id: i660
3627 *
3628 * Description:
3629 * In the following configuration :
3630 * - USBHOST module is set to smart-idle mode
3631 * - PRCM asserts idle_req to the USBHOST module ( This typically
3632 * happens when the system is going to a low power mode : all ports
3633 * have been suspended, the master part of the USBHOST module has
3634 * entered the standby state, and SW has cut the functional clocks)
3635 * - an USBHOST interrupt occurs before the module is able to answer
3636 * idle_ack, typically a remote wakeup IRQ.
3637 * Then the USB HOST module will enter a deadlock situation where it
3638 * is no more accessible nor functional.
3639 *
3640 * Workaround:
3641 * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
3642 */
3643
3644 /*
3645 * Errata: USB host EHCI may stall when entering smart-standby mode
3646 * Id: i571
3647 *
3648 * Description:
3649 * When the USBHOST module is set to smart-standby mode, and when it is
3650 * ready to enter the standby state (i.e. all ports are suspended and
3651 * all attached devices are in suspend mode), then it can wrongly assert
3652 * the Mstandby signal too early while there are still some residual OCP
3653 * transactions ongoing. If this condition occurs, the internal state
3654 * machine may go to an undefined state and the USB link may be stuck
3655 * upon the next resume.
3656 *
3657 * Workaround:
3658 * Don't use smart standby; use only force standby,
3659 * hence HWMOD_SWSUP_MSTANDBY
3660 */
3661
3662 /*
3663 * During system boot; If the hwmod framework resets the module
3664 * the module will have smart idle settings; which can lead to deadlock
3665 * (above Errata Id:i660); so, dont reset the module during boot;
3666 * Use HWMOD_INIT_NO_RESET.
3667 */
3668
3669 .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
3670 HWMOD_INIT_NO_RESET,
3671};
3672
3673/*
3674 * 'usb_otg_hs' class
3675 * high-speed on-the-go universal serial bus (usb_otg_hs) controller
3676 */
3677
3678static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
3679 .rev_offs = 0x0400,
3680 .sysc_offs = 0x0404,
3681 .syss_offs = 0x0408,
3682 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
3683 SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
3684 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
3685 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3686 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
3687 MSTANDBY_SMART),
3688 .sysc_fields = &omap_hwmod_sysc_type1,
3689};
3690
3691static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
3692 .name = "usb_otg_hs",
3693 .sysc = &omap44xx_usb_otg_hs_sysc,
3694};
3695
3696/* usb_otg_hs */
3697static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
3698 { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
3699 { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
3700 { .irq = -1 }
3701};
3702
3703static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
3704 { .role = "xclk", .clk = "usb_otg_hs_xclk" },
3705};
3706
3707static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
3708 .name = "usb_otg_hs",
3709 .class = &omap44xx_usb_otg_hs_hwmod_class,
3710 .clkdm_name = "l3_init_clkdm",
3711 .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
3712 .mpu_irqs = omap44xx_usb_otg_hs_irqs,
3713 .main_clk = "usb_otg_hs_ick",
3714 .prcm = {
3715 .omap4 = {
3716 .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
3717 .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
3718 .modulemode = MODULEMODE_HWCTRL,
3719 },
3720 },
3721 .opt_clks = usb_otg_hs_opt_clks,
3722 .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
3723};
3724
3725/*
3726 * 'usb_tll_hs' class
3727 * usb_tll_hs module is the adapter on the usb_host_hs ports
3728 */
3729
3730static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
3731 .rev_offs = 0x0000,
3732 .sysc_offs = 0x0010,
3733 .syss_offs = 0x0014,
3734 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
3735 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
3736 SYSC_HAS_AUTOIDLE),
3737 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
3738 .sysc_fields = &omap_hwmod_sysc_type1,
3739};
3740
3741static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
3742 .name = "usb_tll_hs",
3743 .sysc = &omap44xx_usb_tll_hs_sysc,
3744};
3745
3746static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
3747 { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
3748 { .irq = -1 }
3749};
3750
3751static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
3752 .name = "usb_tll_hs",
3753 .class = &omap44xx_usb_tll_hs_hwmod_class,
3754 .clkdm_name = "l3_init_clkdm",
3755 .mpu_irqs = omap44xx_usb_tll_hs_irqs,
3756 .main_clk = "usb_tll_hs_ick",
3757 .prcm = {
3758 .omap4 = {
3759 .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
3760 .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
3761 .modulemode = MODULEMODE_HWCTRL,
5844c4ea
BC
3762 },
3763 },
5844c4ea
BC
3764};
3765
3b54baad
BC
3766/*
3767 * 'wd_timer' class
3768 * 32-bit watchdog upward counter that generates a pulse on the reset pin on
3769 * overflow condition
3770 */
3771
3772static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
3773 .rev_offs = 0x0000,
3774 .sysc_offs = 0x0010,
3775 .syss_offs = 0x0014,
3776 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
0cfe8751 3777 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
7cffa6b8
BC
3778 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3779 SIDLE_SMART_WKUP),
3b54baad 3780 .sysc_fields = &omap_hwmod_sysc_type1,
9780a9cf
BC
3781};
3782
3b54baad
BC
3783static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
3784 .name = "wd_timer",
3785 .sysc = &omap44xx_wd_timer_sysc,
fe13471c 3786 .pre_shutdown = &omap2_wd_timer_disable,
414e4128 3787 .reset = &omap2_wd_timer_reset,
3b54baad
BC
3788};
3789
3790/* wd_timer2 */
3b54baad
BC
3791static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
3792 { .irq = 80 + OMAP44XX_IRQ_GIC_START },
212738a4 3793 { .irq = -1 }
3b54baad
BC
3794};
3795
3b54baad
BC
3796static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
3797 .name = "wd_timer2",
3798 .class = &omap44xx_wd_timer_hwmod_class,
a5322c6f 3799 .clkdm_name = "l4_wkup_clkdm",
3b54baad 3800 .mpu_irqs = omap44xx_wd_timer2_irqs,
3b54baad 3801 .main_clk = "wd_timer2_fck",
9780a9cf
BC
3802 .prcm = {
3803 .omap4 = {
d0f0631d 3804 .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
27bb00b5 3805 .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
03fdefe5 3806 .modulemode = MODULEMODE_SWCTRL,
9780a9cf
BC
3807 },
3808 },
9780a9cf
BC
3809};
3810
3b54baad 3811/* wd_timer3 */
3b54baad
BC
3812static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
3813 { .irq = 36 + OMAP44XX_IRQ_GIC_START },
212738a4 3814 { .irq = -1 }
9780a9cf
BC
3815};
3816
3b54baad
BC
3817static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
3818 .name = "wd_timer3",
3819 .class = &omap44xx_wd_timer_hwmod_class,
a5322c6f 3820 .clkdm_name = "abe_clkdm",
3b54baad 3821 .mpu_irqs = omap44xx_wd_timer3_irqs,
3b54baad 3822 .main_clk = "wd_timer3_fck",
9780a9cf
BC
3823 .prcm = {
3824 .omap4 = {
d0f0631d 3825 .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
27bb00b5 3826 .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
03fdefe5 3827 .modulemode = MODULEMODE_SWCTRL,
9780a9cf
BC
3828 },
3829 },
9780a9cf 3830};
531ce0d5 3831
844a3b63 3832
af88fa9a 3833/*
844a3b63 3834 * interfaces
af88fa9a 3835 */
af88fa9a 3836
42b9e387
PW
3837static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
3838 {
3839 .pa_start = 0x4a204000,
3840 .pa_end = 0x4a2040ff,
3841 .flags = ADDR_TYPE_RT
3842 },
3843 { }
3844};
3845
3846/* c2c -> c2c_target_fw */
3847static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
3848 .master = &omap44xx_c2c_hwmod,
3849 .slave = &omap44xx_c2c_target_fw_hwmod,
3850 .clk = "div_core_ck",
3851 .addr = omap44xx_c2c_target_fw_addrs,
3852 .user = OCP_USER_MPU,
3853};
3854
3855/* l4_cfg -> c2c_target_fw */
3856static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
3857 .master = &omap44xx_l4_cfg_hwmod,
3858 .slave = &omap44xx_c2c_target_fw_hwmod,
3859 .clk = "l4_div_ck",
3860 .user = OCP_USER_MPU | OCP_USER_SDMA,
3861};
3862
844a3b63
PW
3863/* l3_main_1 -> dmm */
3864static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
3865 .master = &omap44xx_l3_main_1_hwmod,
3866 .slave = &omap44xx_dmm_hwmod,
3867 .clk = "l3_div_ck",
3868 .user = OCP_USER_SDMA,
af88fa9a
BC
3869};
3870
844a3b63 3871static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
af88fa9a 3872 {
844a3b63
PW
3873 .pa_start = 0x4e000000,
3874 .pa_end = 0x4e0007ff,
af88fa9a
BC
3875 .flags = ADDR_TYPE_RT
3876 },
844a3b63 3877 { }
af88fa9a
BC
3878};
3879
844a3b63
PW
3880/* mpu -> dmm */
3881static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
3882 .master = &omap44xx_mpu_hwmod,
3883 .slave = &omap44xx_dmm_hwmod,
3884 .clk = "l3_div_ck",
3885 .addr = omap44xx_dmm_addrs,
3886 .user = OCP_USER_MPU,
af88fa9a
BC
3887};
3888
42b9e387
PW
3889/* c2c -> emif_fw */
3890static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
3891 .master = &omap44xx_c2c_hwmod,
3892 .slave = &omap44xx_emif_fw_hwmod,
3893 .clk = "div_core_ck",
3894 .user = OCP_USER_MPU | OCP_USER_SDMA,
3895};
3896
844a3b63
PW
3897/* dmm -> emif_fw */
3898static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
3899 .master = &omap44xx_dmm_hwmod,
3900 .slave = &omap44xx_emif_fw_hwmod,
3901 .clk = "l3_div_ck",
3902 .user = OCP_USER_MPU | OCP_USER_SDMA,
3903};
3904
3905static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
3906 {
3907 .pa_start = 0x4a20c000,
3908 .pa_end = 0x4a20c0ff,
3909 .flags = ADDR_TYPE_RT
3910 },
3911 { }
3912};
3913
3914/* l4_cfg -> emif_fw */
3915static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
3916 .master = &omap44xx_l4_cfg_hwmod,
3917 .slave = &omap44xx_emif_fw_hwmod,
3918 .clk = "l4_div_ck",
3919 .addr = omap44xx_emif_fw_addrs,
3920 .user = OCP_USER_MPU,
3921};
3922
3923/* iva -> l3_instr */
3924static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
3925 .master = &omap44xx_iva_hwmod,
3926 .slave = &omap44xx_l3_instr_hwmod,
3927 .clk = "l3_div_ck",
3928 .user = OCP_USER_MPU | OCP_USER_SDMA,
3929};
3930
3931/* l3_main_3 -> l3_instr */
3932static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
3933 .master = &omap44xx_l3_main_3_hwmod,
3934 .slave = &omap44xx_l3_instr_hwmod,
3935 .clk = "l3_div_ck",
3936 .user = OCP_USER_MPU | OCP_USER_SDMA,
3937};
3938
9a817bc8
BC
3939/* ocp_wp_noc -> l3_instr */
3940static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
3941 .master = &omap44xx_ocp_wp_noc_hwmod,
3942 .slave = &omap44xx_l3_instr_hwmod,
3943 .clk = "l3_div_ck",
3944 .user = OCP_USER_MPU | OCP_USER_SDMA,
3945};
3946
844a3b63
PW
3947/* dsp -> l3_main_1 */
3948static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
3949 .master = &omap44xx_dsp_hwmod,
3950 .slave = &omap44xx_l3_main_1_hwmod,
3951 .clk = "l3_div_ck",
3952 .user = OCP_USER_MPU | OCP_USER_SDMA,
3953};
3954
3955/* dss -> l3_main_1 */
3956static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
3957 .master = &omap44xx_dss_hwmod,
3958 .slave = &omap44xx_l3_main_1_hwmod,
3959 .clk = "l3_div_ck",
3960 .user = OCP_USER_MPU | OCP_USER_SDMA,
3961};
3962
3963/* l3_main_2 -> l3_main_1 */
3964static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
3965 .master = &omap44xx_l3_main_2_hwmod,
3966 .slave = &omap44xx_l3_main_1_hwmod,
3967 .clk = "l3_div_ck",
3968 .user = OCP_USER_MPU | OCP_USER_SDMA,
3969};
3970
3971/* l4_cfg -> l3_main_1 */
3972static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
3973 .master = &omap44xx_l4_cfg_hwmod,
3974 .slave = &omap44xx_l3_main_1_hwmod,
3975 .clk = "l4_div_ck",
3976 .user = OCP_USER_MPU | OCP_USER_SDMA,
3977};
3978
3979/* mmc1 -> l3_main_1 */
3980static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
3981 .master = &omap44xx_mmc1_hwmod,
3982 .slave = &omap44xx_l3_main_1_hwmod,
3983 .clk = "l3_div_ck",
3984 .user = OCP_USER_MPU | OCP_USER_SDMA,
3985};
3986
3987/* mmc2 -> l3_main_1 */
3988static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
3989 .master = &omap44xx_mmc2_hwmod,
3990 .slave = &omap44xx_l3_main_1_hwmod,
3991 .clk = "l3_div_ck",
3992 .user = OCP_USER_MPU | OCP_USER_SDMA,
3993};
3994
3995static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
3996 {
3997 .pa_start = 0x44000000,
3998 .pa_end = 0x44000fff,
3999 .flags = ADDR_TYPE_RT
4000 },
4001 { }
4002};
4003
4004/* mpu -> l3_main_1 */
4005static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
4006 .master = &omap44xx_mpu_hwmod,
4007 .slave = &omap44xx_l3_main_1_hwmod,
4008 .clk = "l3_div_ck",
4009 .addr = omap44xx_l3_main_1_addrs,
4010 .user = OCP_USER_MPU,
4011};
4012
42b9e387
PW
4013/* c2c_target_fw -> l3_main_2 */
4014static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
4015 .master = &omap44xx_c2c_target_fw_hwmod,
4016 .slave = &omap44xx_l3_main_2_hwmod,
4017 .clk = "l3_div_ck",
4018 .user = OCP_USER_MPU | OCP_USER_SDMA,
4019};
4020
96566043
BC
4021/* debugss -> l3_main_2 */
4022static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
4023 .master = &omap44xx_debugss_hwmod,
4024 .slave = &omap44xx_l3_main_2_hwmod,
4025 .clk = "dbgclk_mux_ck",
4026 .user = OCP_USER_MPU | OCP_USER_SDMA,
4027};
4028
844a3b63
PW
4029/* dma_system -> l3_main_2 */
4030static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
4031 .master = &omap44xx_dma_system_hwmod,
4032 .slave = &omap44xx_l3_main_2_hwmod,
4033 .clk = "l3_div_ck",
4034 .user = OCP_USER_MPU | OCP_USER_SDMA,
4035};
4036
b050f688
ML
4037/* fdif -> l3_main_2 */
4038static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
4039 .master = &omap44xx_fdif_hwmod,
4040 .slave = &omap44xx_l3_main_2_hwmod,
4041 .clk = "l3_div_ck",
4042 .user = OCP_USER_MPU | OCP_USER_SDMA,
4043};
4044
9def390e
PW
4045/* gpu -> l3_main_2 */
4046static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
4047 .master = &omap44xx_gpu_hwmod,
4048 .slave = &omap44xx_l3_main_2_hwmod,
4049 .clk = "l3_div_ck",
4050 .user = OCP_USER_MPU | OCP_USER_SDMA,
4051};
4052
844a3b63
PW
4053/* hsi -> l3_main_2 */
4054static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
4055 .master = &omap44xx_hsi_hwmod,
4056 .slave = &omap44xx_l3_main_2_hwmod,
4057 .clk = "l3_div_ck",
4058 .user = OCP_USER_MPU | OCP_USER_SDMA,
4059};
4060
4061/* ipu -> l3_main_2 */
4062static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
4063 .master = &omap44xx_ipu_hwmod,
4064 .slave = &omap44xx_l3_main_2_hwmod,
4065 .clk = "l3_div_ck",
4066 .user = OCP_USER_MPU | OCP_USER_SDMA,
4067};
4068
4069/* iss -> l3_main_2 */
4070static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
4071 .master = &omap44xx_iss_hwmod,
4072 .slave = &omap44xx_l3_main_2_hwmod,
4073 .clk = "l3_div_ck",
4074 .user = OCP_USER_MPU | OCP_USER_SDMA,
4075};
4076
4077/* iva -> l3_main_2 */
4078static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
4079 .master = &omap44xx_iva_hwmod,
4080 .slave = &omap44xx_l3_main_2_hwmod,
4081 .clk = "l3_div_ck",
4082 .user = OCP_USER_MPU | OCP_USER_SDMA,
4083};
4084
4085static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
4086 {
4087 .pa_start = 0x44800000,
4088 .pa_end = 0x44801fff,
4089 .flags = ADDR_TYPE_RT
4090 },
4091 { }
4092};
4093
4094/* l3_main_1 -> l3_main_2 */
4095static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
4096 .master = &omap44xx_l3_main_1_hwmod,
4097 .slave = &omap44xx_l3_main_2_hwmod,
4098 .clk = "l3_div_ck",
4099 .addr = omap44xx_l3_main_2_addrs,
4100 .user = OCP_USER_MPU,
4101};
4102
4103/* l4_cfg -> l3_main_2 */
4104static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
4105 .master = &omap44xx_l4_cfg_hwmod,
4106 .slave = &omap44xx_l3_main_2_hwmod,
4107 .clk = "l4_div_ck",
4108 .user = OCP_USER_MPU | OCP_USER_SDMA,
4109};
4110
0c668875 4111/* usb_host_fs -> l3_main_2 */
b0a70cc8 4112static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {
0c668875
BC
4113 .master = &omap44xx_usb_host_fs_hwmod,
4114 .slave = &omap44xx_l3_main_2_hwmod,
4115 .clk = "l3_div_ck",
4116 .user = OCP_USER_MPU | OCP_USER_SDMA,
4117};
4118
844a3b63
PW
4119/* usb_host_hs -> l3_main_2 */
4120static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
4121 .master = &omap44xx_usb_host_hs_hwmod,
4122 .slave = &omap44xx_l3_main_2_hwmod,
4123 .clk = "l3_div_ck",
4124 .user = OCP_USER_MPU | OCP_USER_SDMA,
4125};
4126
4127/* usb_otg_hs -> l3_main_2 */
4128static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
4129 .master = &omap44xx_usb_otg_hs_hwmod,
4130 .slave = &omap44xx_l3_main_2_hwmod,
4131 .clk = "l3_div_ck",
4132 .user = OCP_USER_MPU | OCP_USER_SDMA,
4133};
4134
4135static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
4136 {
4137 .pa_start = 0x45000000,
4138 .pa_end = 0x45000fff,
4139 .flags = ADDR_TYPE_RT
4140 },
4141 { }
4142};
4143
4144/* l3_main_1 -> l3_main_3 */
4145static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
4146 .master = &omap44xx_l3_main_1_hwmod,
4147 .slave = &omap44xx_l3_main_3_hwmod,
4148 .clk = "l3_div_ck",
4149 .addr = omap44xx_l3_main_3_addrs,
4150 .user = OCP_USER_MPU,
4151};
4152
4153/* l3_main_2 -> l3_main_3 */
4154static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
4155 .master = &omap44xx_l3_main_2_hwmod,
4156 .slave = &omap44xx_l3_main_3_hwmod,
4157 .clk = "l3_div_ck",
4158 .user = OCP_USER_MPU | OCP_USER_SDMA,
4159};
4160
4161/* l4_cfg -> l3_main_3 */
4162static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
4163 .master = &omap44xx_l4_cfg_hwmod,
4164 .slave = &omap44xx_l3_main_3_hwmod,
4165 .clk = "l4_div_ck",
4166 .user = OCP_USER_MPU | OCP_USER_SDMA,
4167};
4168
4169/* aess -> l4_abe */
b0a70cc8 4170static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {
844a3b63
PW
4171 .master = &omap44xx_aess_hwmod,
4172 .slave = &omap44xx_l4_abe_hwmod,
4173 .clk = "ocp_abe_iclk",
4174 .user = OCP_USER_MPU | OCP_USER_SDMA,
4175};
4176
4177/* dsp -> l4_abe */
4178static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
4179 .master = &omap44xx_dsp_hwmod,
4180 .slave = &omap44xx_l4_abe_hwmod,
4181 .clk = "ocp_abe_iclk",
4182 .user = OCP_USER_MPU | OCP_USER_SDMA,
4183};
4184
4185/* l3_main_1 -> l4_abe */
4186static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
4187 .master = &omap44xx_l3_main_1_hwmod,
4188 .slave = &omap44xx_l4_abe_hwmod,
4189 .clk = "l3_div_ck",
4190 .user = OCP_USER_MPU | OCP_USER_SDMA,
4191};
4192
4193/* mpu -> l4_abe */
4194static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
4195 .master = &omap44xx_mpu_hwmod,
4196 .slave = &omap44xx_l4_abe_hwmod,
4197 .clk = "ocp_abe_iclk",
4198 .user = OCP_USER_MPU | OCP_USER_SDMA,
4199};
4200
4201/* l3_main_1 -> l4_cfg */
4202static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
4203 .master = &omap44xx_l3_main_1_hwmod,
4204 .slave = &omap44xx_l4_cfg_hwmod,
4205 .clk = "l3_div_ck",
4206 .user = OCP_USER_MPU | OCP_USER_SDMA,
4207};
4208
4209/* l3_main_2 -> l4_per */
4210static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
4211 .master = &omap44xx_l3_main_2_hwmod,
4212 .slave = &omap44xx_l4_per_hwmod,
4213 .clk = "l3_div_ck",
4214 .user = OCP_USER_MPU | OCP_USER_SDMA,
4215};
4216
4217/* l4_cfg -> l4_wkup */
4218static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
4219 .master = &omap44xx_l4_cfg_hwmod,
4220 .slave = &omap44xx_l4_wkup_hwmod,
4221 .clk = "l4_div_ck",
4222 .user = OCP_USER_MPU | OCP_USER_SDMA,
4223};
4224
4225/* mpu -> mpu_private */
4226static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
4227 .master = &omap44xx_mpu_hwmod,
4228 .slave = &omap44xx_mpu_private_hwmod,
4229 .clk = "l3_div_ck",
4230 .user = OCP_USER_MPU | OCP_USER_SDMA,
4231};
4232
9a817bc8
BC
4233static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
4234 {
4235 .pa_start = 0x4a102000,
4236 .pa_end = 0x4a10207f,
4237 .flags = ADDR_TYPE_RT
4238 },
4239 { }
4240};
4241
4242/* l4_cfg -> ocp_wp_noc */
4243static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
4244 .master = &omap44xx_l4_cfg_hwmod,
4245 .slave = &omap44xx_ocp_wp_noc_hwmod,
4246 .clk = "l4_div_ck",
4247 .addr = omap44xx_ocp_wp_noc_addrs,
4248 .user = OCP_USER_MPU | OCP_USER_SDMA,
4249};
4250
844a3b63
PW
4251static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
4252 {
4253 .pa_start = 0x401f1000,
4254 .pa_end = 0x401f13ff,
4255 .flags = ADDR_TYPE_RT
4256 },
4257 { }
4258};
4259
4260/* l4_abe -> aess */
b0a70cc8 4261static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {
844a3b63
PW
4262 .master = &omap44xx_l4_abe_hwmod,
4263 .slave = &omap44xx_aess_hwmod,
4264 .clk = "ocp_abe_iclk",
4265 .addr = omap44xx_aess_addrs,
4266 .user = OCP_USER_MPU,
4267};
4268
4269static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
4270 {
4271 .pa_start = 0x490f1000,
4272 .pa_end = 0x490f13ff,
4273 .flags = ADDR_TYPE_RT
4274 },
4275 { }
4276};
4277
4278/* l4_abe -> aess (dma) */
b0a70cc8 4279static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {
844a3b63
PW
4280 .master = &omap44xx_l4_abe_hwmod,
4281 .slave = &omap44xx_aess_hwmod,
4282 .clk = "ocp_abe_iclk",
4283 .addr = omap44xx_aess_dma_addrs,
4284 .user = OCP_USER_SDMA,
4285};
4286
42b9e387
PW
4287/* l3_main_2 -> c2c */
4288static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
4289 .master = &omap44xx_l3_main_2_hwmod,
4290 .slave = &omap44xx_c2c_hwmod,
4291 .clk = "l3_div_ck",
4292 .user = OCP_USER_MPU | OCP_USER_SDMA,
4293};
4294
844a3b63
PW
4295static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
4296 {
4297 .pa_start = 0x4a304000,
4298 .pa_end = 0x4a30401f,
4299 .flags = ADDR_TYPE_RT
4300 },
4301 { }
4302};
4303
4304/* l4_wkup -> counter_32k */
4305static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
4306 .master = &omap44xx_l4_wkup_hwmod,
4307 .slave = &omap44xx_counter_32k_hwmod,
4308 .clk = "l4_wkup_clk_mux_ck",
4309 .addr = omap44xx_counter_32k_addrs,
4310 .user = OCP_USER_MPU | OCP_USER_SDMA,
4311};
4312
a0b5d813
PW
4313static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
4314 {
4315 .pa_start = 0x4a002000,
4316 .pa_end = 0x4a0027ff,
4317 .flags = ADDR_TYPE_RT
4318 },
4319 { }
4320};
4321
4322/* l4_cfg -> ctrl_module_core */
4323static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
4324 .master = &omap44xx_l4_cfg_hwmod,
4325 .slave = &omap44xx_ctrl_module_core_hwmod,
4326 .clk = "l4_div_ck",
4327 .addr = omap44xx_ctrl_module_core_addrs,
4328 .user = OCP_USER_MPU | OCP_USER_SDMA,
4329};
4330
4331static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
4332 {
4333 .pa_start = 0x4a100000,
4334 .pa_end = 0x4a1007ff,
4335 .flags = ADDR_TYPE_RT
4336 },
4337 { }
4338};
4339
4340/* l4_cfg -> ctrl_module_pad_core */
4341static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
4342 .master = &omap44xx_l4_cfg_hwmod,
4343 .slave = &omap44xx_ctrl_module_pad_core_hwmod,
4344 .clk = "l4_div_ck",
4345 .addr = omap44xx_ctrl_module_pad_core_addrs,
4346 .user = OCP_USER_MPU | OCP_USER_SDMA,
4347};
4348
4349static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
4350 {
4351 .pa_start = 0x4a30c000,
4352 .pa_end = 0x4a30c7ff,
4353 .flags = ADDR_TYPE_RT
4354 },
4355 { }
4356};
4357
4358/* l4_wkup -> ctrl_module_wkup */
4359static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
4360 .master = &omap44xx_l4_wkup_hwmod,
4361 .slave = &omap44xx_ctrl_module_wkup_hwmod,
4362 .clk = "l4_wkup_clk_mux_ck",
4363 .addr = omap44xx_ctrl_module_wkup_addrs,
4364 .user = OCP_USER_MPU | OCP_USER_SDMA,
4365};
4366
4367static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
4368 {
4369 .pa_start = 0x4a31e000,
4370 .pa_end = 0x4a31e7ff,
4371 .flags = ADDR_TYPE_RT
4372 },
4373 { }
4374};
4375
4376/* l4_wkup -> ctrl_module_pad_wkup */
4377static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
4378 .master = &omap44xx_l4_wkup_hwmod,
4379 .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
4380 .clk = "l4_wkup_clk_mux_ck",
4381 .addr = omap44xx_ctrl_module_pad_wkup_addrs,
4382 .user = OCP_USER_MPU | OCP_USER_SDMA,
4383};
4384
96566043
BC
4385static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
4386 {
4387 .pa_start = 0x54160000,
4388 .pa_end = 0x54167fff,
4389 .flags = ADDR_TYPE_RT
4390 },
4391 { }
4392};
4393
4394/* l3_instr -> debugss */
4395static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
4396 .master = &omap44xx_l3_instr_hwmod,
4397 .slave = &omap44xx_debugss_hwmod,
4398 .clk = "l3_div_ck",
4399 .addr = omap44xx_debugss_addrs,
4400 .user = OCP_USER_MPU | OCP_USER_SDMA,
4401};
4402
844a3b63
PW
4403static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
4404 {
4405 .pa_start = 0x4a056000,
4406 .pa_end = 0x4a056fff,
4407 .flags = ADDR_TYPE_RT
4408 },
4409 { }
4410};
4411
4412/* l4_cfg -> dma_system */
4413static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
4414 .master = &omap44xx_l4_cfg_hwmod,
4415 .slave = &omap44xx_dma_system_hwmod,
4416 .clk = "l4_div_ck",
4417 .addr = omap44xx_dma_system_addrs,
4418 .user = OCP_USER_MPU | OCP_USER_SDMA,
4419};
4420
4421static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
4422 {
4423 .name = "mpu",
4424 .pa_start = 0x4012e000,
4425 .pa_end = 0x4012e07f,
4426 .flags = ADDR_TYPE_RT
4427 },
4428 { }
4429};
4430
4431/* l4_abe -> dmic */
4432static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
4433 .master = &omap44xx_l4_abe_hwmod,
4434 .slave = &omap44xx_dmic_hwmod,
4435 .clk = "ocp_abe_iclk",
4436 .addr = omap44xx_dmic_addrs,
4437 .user = OCP_USER_MPU,
4438};
4439
4440static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
4441 {
4442 .name = "dma",
4443 .pa_start = 0x4902e000,
4444 .pa_end = 0x4902e07f,
4445 .flags = ADDR_TYPE_RT
4446 },
4447 { }
4448};
4449
4450/* l4_abe -> dmic (dma) */
4451static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
4452 .master = &omap44xx_l4_abe_hwmod,
4453 .slave = &omap44xx_dmic_hwmod,
4454 .clk = "ocp_abe_iclk",
4455 .addr = omap44xx_dmic_dma_addrs,
4456 .user = OCP_USER_SDMA,
4457};
4458
4459/* dsp -> iva */
4460static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
4461 .master = &omap44xx_dsp_hwmod,
4462 .slave = &omap44xx_iva_hwmod,
4463 .clk = "dpll_iva_m5x2_ck",
4464 .user = OCP_USER_DSP,
4465};
4466
42b9e387 4467/* dsp -> sl2if */
b360124e 4468static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = {
42b9e387
PW
4469 .master = &omap44xx_dsp_hwmod,
4470 .slave = &omap44xx_sl2if_hwmod,
4471 .clk = "dpll_iva_m5x2_ck",
4472 .user = OCP_USER_DSP,
4473};
4474
844a3b63
PW
4475/* l4_cfg -> dsp */
4476static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
4477 .master = &omap44xx_l4_cfg_hwmod,
4478 .slave = &omap44xx_dsp_hwmod,
4479 .clk = "l4_div_ck",
4480 .user = OCP_USER_MPU | OCP_USER_SDMA,
4481};
4482
4483static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
4484 {
4485 .pa_start = 0x58000000,
4486 .pa_end = 0x5800007f,
4487 .flags = ADDR_TYPE_RT
4488 },
4489 { }
4490};
4491
4492/* l3_main_2 -> dss */
4493static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
4494 .master = &omap44xx_l3_main_2_hwmod,
4495 .slave = &omap44xx_dss_hwmod,
4496 .clk = "dss_fck",
4497 .addr = omap44xx_dss_dma_addrs,
4498 .user = OCP_USER_SDMA,
4499};
4500
4501static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
4502 {
4503 .pa_start = 0x48040000,
4504 .pa_end = 0x4804007f,
4505 .flags = ADDR_TYPE_RT
4506 },
4507 { }
4508};
4509
4510/* l4_per -> dss */
4511static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
4512 .master = &omap44xx_l4_per_hwmod,
4513 .slave = &omap44xx_dss_hwmod,
4514 .clk = "l4_div_ck",
4515 .addr = omap44xx_dss_addrs,
4516 .user = OCP_USER_MPU,
4517};
4518
4519static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
4520 {
4521 .pa_start = 0x58001000,
4522 .pa_end = 0x58001fff,
4523 .flags = ADDR_TYPE_RT
4524 },
4525 { }
4526};
4527
4528/* l3_main_2 -> dss_dispc */
4529static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
4530 .master = &omap44xx_l3_main_2_hwmod,
4531 .slave = &omap44xx_dss_dispc_hwmod,
4532 .clk = "dss_fck",
4533 .addr = omap44xx_dss_dispc_dma_addrs,
4534 .user = OCP_USER_SDMA,
4535};
4536
4537static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
4538 {
4539 .pa_start = 0x48041000,
4540 .pa_end = 0x48041fff,
4541 .flags = ADDR_TYPE_RT
4542 },
4543 { }
4544};
4545
4546/* l4_per -> dss_dispc */
4547static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
4548 .master = &omap44xx_l4_per_hwmod,
4549 .slave = &omap44xx_dss_dispc_hwmod,
4550 .clk = "l4_div_ck",
4551 .addr = omap44xx_dss_dispc_addrs,
4552 .user = OCP_USER_MPU,
4553};
4554
4555static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
4556 {
4557 .pa_start = 0x58004000,
4558 .pa_end = 0x580041ff,
4559 .flags = ADDR_TYPE_RT
4560 },
4561 { }
4562};
4563
4564/* l3_main_2 -> dss_dsi1 */
4565static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
4566 .master = &omap44xx_l3_main_2_hwmod,
4567 .slave = &omap44xx_dss_dsi1_hwmod,
4568 .clk = "dss_fck",
4569 .addr = omap44xx_dss_dsi1_dma_addrs,
4570 .user = OCP_USER_SDMA,
4571};
4572
4573static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
4574 {
4575 .pa_start = 0x48044000,
4576 .pa_end = 0x480441ff,
4577 .flags = ADDR_TYPE_RT
4578 },
4579 { }
4580};
4581
4582/* l4_per -> dss_dsi1 */
4583static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
4584 .master = &omap44xx_l4_per_hwmod,
4585 .slave = &omap44xx_dss_dsi1_hwmod,
4586 .clk = "l4_div_ck",
4587 .addr = omap44xx_dss_dsi1_addrs,
4588 .user = OCP_USER_MPU,
4589};
4590
4591static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
4592 {
4593 .pa_start = 0x58005000,
4594 .pa_end = 0x580051ff,
4595 .flags = ADDR_TYPE_RT
4596 },
4597 { }
4598};
4599
4600/* l3_main_2 -> dss_dsi2 */
4601static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
4602 .master = &omap44xx_l3_main_2_hwmod,
4603 .slave = &omap44xx_dss_dsi2_hwmod,
4604 .clk = "dss_fck",
4605 .addr = omap44xx_dss_dsi2_dma_addrs,
4606 .user = OCP_USER_SDMA,
4607};
4608
4609static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
4610 {
4611 .pa_start = 0x48045000,
4612 .pa_end = 0x480451ff,
4613 .flags = ADDR_TYPE_RT
4614 },
4615 { }
4616};
4617
4618/* l4_per -> dss_dsi2 */
4619static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
4620 .master = &omap44xx_l4_per_hwmod,
4621 .slave = &omap44xx_dss_dsi2_hwmod,
4622 .clk = "l4_div_ck",
4623 .addr = omap44xx_dss_dsi2_addrs,
4624 .user = OCP_USER_MPU,
4625};
4626
4627static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
4628 {
4629 .pa_start = 0x58006000,
4630 .pa_end = 0x58006fff,
4631 .flags = ADDR_TYPE_RT
4632 },
4633 { }
4634};
4635
4636/* l3_main_2 -> dss_hdmi */
4637static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
4638 .master = &omap44xx_l3_main_2_hwmod,
4639 .slave = &omap44xx_dss_hdmi_hwmod,
4640 .clk = "dss_fck",
4641 .addr = omap44xx_dss_hdmi_dma_addrs,
4642 .user = OCP_USER_SDMA,
4643};
4644
4645static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
4646 {
4647 .pa_start = 0x48046000,
4648 .pa_end = 0x48046fff,
4649 .flags = ADDR_TYPE_RT
4650 },
4651 { }
4652};
4653
4654/* l4_per -> dss_hdmi */
4655static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
4656 .master = &omap44xx_l4_per_hwmod,
4657 .slave = &omap44xx_dss_hdmi_hwmod,
4658 .clk = "l4_div_ck",
4659 .addr = omap44xx_dss_hdmi_addrs,
4660 .user = OCP_USER_MPU,
4661};
4662
4663static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
4664 {
4665 .pa_start = 0x58002000,
4666 .pa_end = 0x580020ff,
4667 .flags = ADDR_TYPE_RT
4668 },
4669 { }
4670};
4671
4672/* l3_main_2 -> dss_rfbi */
4673static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
4674 .master = &omap44xx_l3_main_2_hwmod,
4675 .slave = &omap44xx_dss_rfbi_hwmod,
4676 .clk = "dss_fck",
4677 .addr = omap44xx_dss_rfbi_dma_addrs,
4678 .user = OCP_USER_SDMA,
4679};
4680
4681static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
4682 {
4683 .pa_start = 0x48042000,
4684 .pa_end = 0x480420ff,
4685 .flags = ADDR_TYPE_RT
4686 },
4687 { }
4688};
4689
4690/* l4_per -> dss_rfbi */
4691static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
4692 .master = &omap44xx_l4_per_hwmod,
4693 .slave = &omap44xx_dss_rfbi_hwmod,
4694 .clk = "l4_div_ck",
4695 .addr = omap44xx_dss_rfbi_addrs,
4696 .user = OCP_USER_MPU,
4697};
4698
4699static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
4700 {
4701 .pa_start = 0x58003000,
4702 .pa_end = 0x580030ff,
4703 .flags = ADDR_TYPE_RT
4704 },
4705 { }
4706};
4707
4708/* l3_main_2 -> dss_venc */
4709static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
4710 .master = &omap44xx_l3_main_2_hwmod,
4711 .slave = &omap44xx_dss_venc_hwmod,
4712 .clk = "dss_fck",
4713 .addr = omap44xx_dss_venc_dma_addrs,
4714 .user = OCP_USER_SDMA,
4715};
4716
4717static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
4718 {
4719 .pa_start = 0x48043000,
4720 .pa_end = 0x480430ff,
4721 .flags = ADDR_TYPE_RT
4722 },
4723 { }
4724};
4725
4726/* l4_per -> dss_venc */
4727static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
4728 .master = &omap44xx_l4_per_hwmod,
4729 .slave = &omap44xx_dss_venc_hwmod,
4730 .clk = "l4_div_ck",
4731 .addr = omap44xx_dss_venc_addrs,
4732 .user = OCP_USER_MPU,
4733};
4734
42b9e387
PW
4735static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
4736 {
4737 .pa_start = 0x48078000,
4738 .pa_end = 0x48078fff,
4739 .flags = ADDR_TYPE_RT
4740 },
4741 { }
4742};
4743
4744/* l4_per -> elm */
4745static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
4746 .master = &omap44xx_l4_per_hwmod,
4747 .slave = &omap44xx_elm_hwmod,
4748 .clk = "l4_div_ck",
4749 .addr = omap44xx_elm_addrs,
4750 .user = OCP_USER_MPU | OCP_USER_SDMA,
4751};
4752
bf30f950
PW
4753static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
4754 {
4755 .pa_start = 0x4c000000,
4756 .pa_end = 0x4c0000ff,
4757 .flags = ADDR_TYPE_RT
4758 },
4759 { }
4760};
4761
4762/* emif_fw -> emif1 */
4763static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
4764 .master = &omap44xx_emif_fw_hwmod,
4765 .slave = &omap44xx_emif1_hwmod,
4766 .clk = "l3_div_ck",
4767 .addr = omap44xx_emif1_addrs,
4768 .user = OCP_USER_MPU | OCP_USER_SDMA,
4769};
4770
4771static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
4772 {
4773 .pa_start = 0x4d000000,
4774 .pa_end = 0x4d0000ff,
4775 .flags = ADDR_TYPE_RT
4776 },
4777 { }
4778};
4779
4780/* emif_fw -> emif2 */
4781static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
4782 .master = &omap44xx_emif_fw_hwmod,
4783 .slave = &omap44xx_emif2_hwmod,
4784 .clk = "l3_div_ck",
4785 .addr = omap44xx_emif2_addrs,
4786 .user = OCP_USER_MPU | OCP_USER_SDMA,
4787};
4788
b050f688
ML
4789static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
4790 {
4791 .pa_start = 0x4a10a000,
4792 .pa_end = 0x4a10a1ff,
4793 .flags = ADDR_TYPE_RT
4794 },
4795 { }
4796};
4797
4798/* l4_cfg -> fdif */
4799static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
4800 .master = &omap44xx_l4_cfg_hwmod,
4801 .slave = &omap44xx_fdif_hwmod,
4802 .clk = "l4_div_ck",
4803 .addr = omap44xx_fdif_addrs,
4804 .user = OCP_USER_MPU | OCP_USER_SDMA,
4805};
4806
844a3b63
PW
4807static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
4808 {
4809 .pa_start = 0x4a310000,
4810 .pa_end = 0x4a3101ff,
4811 .flags = ADDR_TYPE_RT
4812 },
4813 { }
4814};
4815
4816/* l4_wkup -> gpio1 */
4817static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
4818 .master = &omap44xx_l4_wkup_hwmod,
4819 .slave = &omap44xx_gpio1_hwmod,
4820 .clk = "l4_wkup_clk_mux_ck",
4821 .addr = omap44xx_gpio1_addrs,
4822 .user = OCP_USER_MPU | OCP_USER_SDMA,
4823};
4824
4825static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
4826 {
4827 .pa_start = 0x48055000,
4828 .pa_end = 0x480551ff,
4829 .flags = ADDR_TYPE_RT
4830 },
4831 { }
4832};
4833
4834/* l4_per -> gpio2 */
4835static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
4836 .master = &omap44xx_l4_per_hwmod,
4837 .slave = &omap44xx_gpio2_hwmod,
4838 .clk = "l4_div_ck",
4839 .addr = omap44xx_gpio2_addrs,
4840 .user = OCP_USER_MPU | OCP_USER_SDMA,
4841};
4842
4843static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
4844 {
4845 .pa_start = 0x48057000,
4846 .pa_end = 0x480571ff,
4847 .flags = ADDR_TYPE_RT
4848 },
4849 { }
4850};
4851
4852/* l4_per -> gpio3 */
4853static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
4854 .master = &omap44xx_l4_per_hwmod,
4855 .slave = &omap44xx_gpio3_hwmod,
4856 .clk = "l4_div_ck",
4857 .addr = omap44xx_gpio3_addrs,
4858 .user = OCP_USER_MPU | OCP_USER_SDMA,
4859};
4860
4861static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
4862 {
4863 .pa_start = 0x48059000,
4864 .pa_end = 0x480591ff,
4865 .flags = ADDR_TYPE_RT
4866 },
4867 { }
4868};
4869
4870/* l4_per -> gpio4 */
4871static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
4872 .master = &omap44xx_l4_per_hwmod,
4873 .slave = &omap44xx_gpio4_hwmod,
4874 .clk = "l4_div_ck",
4875 .addr = omap44xx_gpio4_addrs,
4876 .user = OCP_USER_MPU | OCP_USER_SDMA,
4877};
4878
4879static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
4880 {
4881 .pa_start = 0x4805b000,
4882 .pa_end = 0x4805b1ff,
4883 .flags = ADDR_TYPE_RT
4884 },
4885 { }
4886};
4887
4888/* l4_per -> gpio5 */
4889static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
4890 .master = &omap44xx_l4_per_hwmod,
4891 .slave = &omap44xx_gpio5_hwmod,
4892 .clk = "l4_div_ck",
4893 .addr = omap44xx_gpio5_addrs,
4894 .user = OCP_USER_MPU | OCP_USER_SDMA,
4895};
4896
4897static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
4898 {
4899 .pa_start = 0x4805d000,
4900 .pa_end = 0x4805d1ff,
4901 .flags = ADDR_TYPE_RT
4902 },
4903 { }
4904};
4905
4906/* l4_per -> gpio6 */
4907static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
4908 .master = &omap44xx_l4_per_hwmod,
4909 .slave = &omap44xx_gpio6_hwmod,
4910 .clk = "l4_div_ck",
4911 .addr = omap44xx_gpio6_addrs,
4912 .user = OCP_USER_MPU | OCP_USER_SDMA,
4913};
4914
eb42b5d3
BC
4915static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
4916 {
4917 .pa_start = 0x50000000,
4918 .pa_end = 0x500003ff,
4919 .flags = ADDR_TYPE_RT
4920 },
4921 { }
4922};
4923
4924/* l3_main_2 -> gpmc */
4925static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
4926 .master = &omap44xx_l3_main_2_hwmod,
4927 .slave = &omap44xx_gpmc_hwmod,
4928 .clk = "l3_div_ck",
4929 .addr = omap44xx_gpmc_addrs,
4930 .user = OCP_USER_MPU | OCP_USER_SDMA,
4931};
4932
9def390e
PW
4933static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
4934 {
4935 .pa_start = 0x56000000,
4936 .pa_end = 0x5600ffff,
4937 .flags = ADDR_TYPE_RT
4938 },
4939 { }
4940};
4941
4942/* l3_main_2 -> gpu */
4943static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
4944 .master = &omap44xx_l3_main_2_hwmod,
4945 .slave = &omap44xx_gpu_hwmod,
4946 .clk = "l3_div_ck",
4947 .addr = omap44xx_gpu_addrs,
4948 .user = OCP_USER_MPU | OCP_USER_SDMA,
4949};
4950
a091c08e
PW
4951static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
4952 {
4953 .pa_start = 0x480b2000,
4954 .pa_end = 0x480b201f,
4955 .flags = ADDR_TYPE_RT
4956 },
4957 { }
4958};
4959
4960/* l4_per -> hdq1w */
4961static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
4962 .master = &omap44xx_l4_per_hwmod,
4963 .slave = &omap44xx_hdq1w_hwmod,
4964 .clk = "l4_div_ck",
4965 .addr = omap44xx_hdq1w_addrs,
4966 .user = OCP_USER_MPU | OCP_USER_SDMA,
4967};
4968
844a3b63
PW
4969static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
4970 {
4971 .pa_start = 0x4a058000,
4972 .pa_end = 0x4a05bfff,
4973 .flags = ADDR_TYPE_RT
4974 },
4975 { }
4976};
4977
4978/* l4_cfg -> hsi */
4979static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
4980 .master = &omap44xx_l4_cfg_hwmod,
4981 .slave = &omap44xx_hsi_hwmod,
4982 .clk = "l4_div_ck",
4983 .addr = omap44xx_hsi_addrs,
4984 .user = OCP_USER_MPU | OCP_USER_SDMA,
4985};
4986
4987static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
4988 {
4989 .pa_start = 0x48070000,
4990 .pa_end = 0x480700ff,
4991 .flags = ADDR_TYPE_RT
4992 },
4993 { }
4994};
4995
4996/* l4_per -> i2c1 */
4997static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
4998 .master = &omap44xx_l4_per_hwmod,
4999 .slave = &omap44xx_i2c1_hwmod,
5000 .clk = "l4_div_ck",
5001 .addr = omap44xx_i2c1_addrs,
5002 .user = OCP_USER_MPU | OCP_USER_SDMA,
5003};
5004
5005static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
5006 {
5007 .pa_start = 0x48072000,
5008 .pa_end = 0x480720ff,
5009 .flags = ADDR_TYPE_RT
5010 },
5011 { }
5012};
5013
5014/* l4_per -> i2c2 */
5015static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
5016 .master = &omap44xx_l4_per_hwmod,
5017 .slave = &omap44xx_i2c2_hwmod,
5018 .clk = "l4_div_ck",
5019 .addr = omap44xx_i2c2_addrs,
5020 .user = OCP_USER_MPU | OCP_USER_SDMA,
5021};
5022
5023static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
5024 {
5025 .pa_start = 0x48060000,
5026 .pa_end = 0x480600ff,
5027 .flags = ADDR_TYPE_RT
5028 },
5029 { }
5030};
5031
5032/* l4_per -> i2c3 */
5033static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
5034 .master = &omap44xx_l4_per_hwmod,
5035 .slave = &omap44xx_i2c3_hwmod,
5036 .clk = "l4_div_ck",
5037 .addr = omap44xx_i2c3_addrs,
5038 .user = OCP_USER_MPU | OCP_USER_SDMA,
5039};
5040
5041static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
5042 {
5043 .pa_start = 0x48350000,
5044 .pa_end = 0x483500ff,
5045 .flags = ADDR_TYPE_RT
5046 },
5047 { }
5048};
5049
5050/* l4_per -> i2c4 */
5051static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
5052 .master = &omap44xx_l4_per_hwmod,
5053 .slave = &omap44xx_i2c4_hwmod,
5054 .clk = "l4_div_ck",
5055 .addr = omap44xx_i2c4_addrs,
5056 .user = OCP_USER_MPU | OCP_USER_SDMA,
5057};
5058
5059/* l3_main_2 -> ipu */
5060static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
5061 .master = &omap44xx_l3_main_2_hwmod,
5062 .slave = &omap44xx_ipu_hwmod,
5063 .clk = "l3_div_ck",
5064 .user = OCP_USER_MPU | OCP_USER_SDMA,
5065};
5066
5067static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
5068 {
5069 .pa_start = 0x52000000,
5070 .pa_end = 0x520000ff,
5071 .flags = ADDR_TYPE_RT
5072 },
5073 { }
5074};
5075
5076/* l3_main_2 -> iss */
5077static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
5078 .master = &omap44xx_l3_main_2_hwmod,
5079 .slave = &omap44xx_iss_hwmod,
5080 .clk = "l3_div_ck",
5081 .addr = omap44xx_iss_addrs,
5082 .user = OCP_USER_MPU | OCP_USER_SDMA,
5083};
5084
42b9e387 5085/* iva -> sl2if */
b360124e 5086static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if = {
42b9e387
PW
5087 .master = &omap44xx_iva_hwmod,
5088 .slave = &omap44xx_sl2if_hwmod,
5089 .clk = "dpll_iva_m5x2_ck",
5090 .user = OCP_USER_IVA,
5091};
5092
844a3b63
PW
5093static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
5094 {
5095 .pa_start = 0x5a000000,
5096 .pa_end = 0x5a07ffff,
5097 .flags = ADDR_TYPE_RT
5098 },
5099 { }
5100};
5101
5102/* l3_main_2 -> iva */
5103static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
5104 .master = &omap44xx_l3_main_2_hwmod,
5105 .slave = &omap44xx_iva_hwmod,
5106 .clk = "l3_div_ck",
5107 .addr = omap44xx_iva_addrs,
5108 .user = OCP_USER_MPU,
5109};
5110
5111static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
5112 {
5113 .pa_start = 0x4a31c000,
5114 .pa_end = 0x4a31c07f,
5115 .flags = ADDR_TYPE_RT
5116 },
5117 { }
5118};
5119
5120/* l4_wkup -> kbd */
5121static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
5122 .master = &omap44xx_l4_wkup_hwmod,
5123 .slave = &omap44xx_kbd_hwmod,
5124 .clk = "l4_wkup_clk_mux_ck",
5125 .addr = omap44xx_kbd_addrs,
5126 .user = OCP_USER_MPU | OCP_USER_SDMA,
5127};
5128
5129static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
5130 {
5131 .pa_start = 0x4a0f4000,
5132 .pa_end = 0x4a0f41ff,
5133 .flags = ADDR_TYPE_RT
5134 },
5135 { }
5136};
5137
5138/* l4_cfg -> mailbox */
5139static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
5140 .master = &omap44xx_l4_cfg_hwmod,
5141 .slave = &omap44xx_mailbox_hwmod,
5142 .clk = "l4_div_ck",
5143 .addr = omap44xx_mailbox_addrs,
5144 .user = OCP_USER_MPU | OCP_USER_SDMA,
5145};
5146
896d4e98
BC
5147static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
5148 {
5149 .pa_start = 0x40128000,
5150 .pa_end = 0x401283ff,
5151 .flags = ADDR_TYPE_RT
5152 },
5153 { }
5154};
5155
5156/* l4_abe -> mcasp */
5157static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
5158 .master = &omap44xx_l4_abe_hwmod,
5159 .slave = &omap44xx_mcasp_hwmod,
5160 .clk = "ocp_abe_iclk",
5161 .addr = omap44xx_mcasp_addrs,
5162 .user = OCP_USER_MPU,
5163};
5164
5165static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
5166 {
5167 .pa_start = 0x49028000,
5168 .pa_end = 0x490283ff,
5169 .flags = ADDR_TYPE_RT
5170 },
5171 { }
5172};
5173
5174/* l4_abe -> mcasp (dma) */
5175static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
5176 .master = &omap44xx_l4_abe_hwmod,
5177 .slave = &omap44xx_mcasp_hwmod,
5178 .clk = "ocp_abe_iclk",
5179 .addr = omap44xx_mcasp_dma_addrs,
5180 .user = OCP_USER_SDMA,
5181};
5182
844a3b63
PW
5183static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
5184 {
5185 .name = "mpu",
5186 .pa_start = 0x40122000,
5187 .pa_end = 0x401220ff,
5188 .flags = ADDR_TYPE_RT
5189 },
5190 { }
5191};
5192
5193/* l4_abe -> mcbsp1 */
5194static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
5195 .master = &omap44xx_l4_abe_hwmod,
5196 .slave = &omap44xx_mcbsp1_hwmod,
5197 .clk = "ocp_abe_iclk",
5198 .addr = omap44xx_mcbsp1_addrs,
5199 .user = OCP_USER_MPU,
5200};
5201
5202static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
5203 {
5204 .name = "dma",
5205 .pa_start = 0x49022000,
5206 .pa_end = 0x490220ff,
5207 .flags = ADDR_TYPE_RT
5208 },
5209 { }
5210};
5211
5212/* l4_abe -> mcbsp1 (dma) */
5213static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
5214 .master = &omap44xx_l4_abe_hwmod,
5215 .slave = &omap44xx_mcbsp1_hwmod,
5216 .clk = "ocp_abe_iclk",
5217 .addr = omap44xx_mcbsp1_dma_addrs,
5218 .user = OCP_USER_SDMA,
5219};
5220
5221static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
5222 {
5223 .name = "mpu",
5224 .pa_start = 0x40124000,
5225 .pa_end = 0x401240ff,
5226 .flags = ADDR_TYPE_RT
5227 },
5228 { }
5229};
5230
5231/* l4_abe -> mcbsp2 */
5232static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
5233 .master = &omap44xx_l4_abe_hwmod,
5234 .slave = &omap44xx_mcbsp2_hwmod,
5235 .clk = "ocp_abe_iclk",
5236 .addr = omap44xx_mcbsp2_addrs,
5237 .user = OCP_USER_MPU,
5238};
5239
5240static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
5241 {
5242 .name = "dma",
5243 .pa_start = 0x49024000,
5244 .pa_end = 0x490240ff,
5245 .flags = ADDR_TYPE_RT
5246 },
5247 { }
5248};
5249
5250/* l4_abe -> mcbsp2 (dma) */
5251static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
5252 .master = &omap44xx_l4_abe_hwmod,
5253 .slave = &omap44xx_mcbsp2_hwmod,
5254 .clk = "ocp_abe_iclk",
5255 .addr = omap44xx_mcbsp2_dma_addrs,
5256 .user = OCP_USER_SDMA,
5257};
5258
5259static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
5260 {
5261 .name = "mpu",
5262 .pa_start = 0x40126000,
5263 .pa_end = 0x401260ff,
5264 .flags = ADDR_TYPE_RT
5265 },
5266 { }
5267};
5268
5269/* l4_abe -> mcbsp3 */
5270static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
5271 .master = &omap44xx_l4_abe_hwmod,
5272 .slave = &omap44xx_mcbsp3_hwmod,
5273 .clk = "ocp_abe_iclk",
5274 .addr = omap44xx_mcbsp3_addrs,
5275 .user = OCP_USER_MPU,
5276};
5277
5278static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
5279 {
5280 .name = "dma",
5281 .pa_start = 0x49026000,
5282 .pa_end = 0x490260ff,
5283 .flags = ADDR_TYPE_RT
5284 },
5285 { }
5286};
5287
5288/* l4_abe -> mcbsp3 (dma) */
5289static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
5290 .master = &omap44xx_l4_abe_hwmod,
5291 .slave = &omap44xx_mcbsp3_hwmod,
5292 .clk = "ocp_abe_iclk",
5293 .addr = omap44xx_mcbsp3_dma_addrs,
5294 .user = OCP_USER_SDMA,
5295};
5296
5297static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
5298 {
5299 .pa_start = 0x48096000,
5300 .pa_end = 0x480960ff,
5301 .flags = ADDR_TYPE_RT
5302 },
5303 { }
5304};
5305
5306/* l4_per -> mcbsp4 */
5307static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
5308 .master = &omap44xx_l4_per_hwmod,
5309 .slave = &omap44xx_mcbsp4_hwmod,
5310 .clk = "l4_div_ck",
5311 .addr = omap44xx_mcbsp4_addrs,
5312 .user = OCP_USER_MPU | OCP_USER_SDMA,
5313};
5314
5315static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
5316 {
acd08ecd 5317 .name = "mpu",
844a3b63
PW
5318 .pa_start = 0x40132000,
5319 .pa_end = 0x4013207f,
5320 .flags = ADDR_TYPE_RT
5321 },
5322 { }
5323};
5324
5325/* l4_abe -> mcpdm */
5326static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
5327 .master = &omap44xx_l4_abe_hwmod,
5328 .slave = &omap44xx_mcpdm_hwmod,
5329 .clk = "ocp_abe_iclk",
5330 .addr = omap44xx_mcpdm_addrs,
5331 .user = OCP_USER_MPU,
5332};
5333
5334static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
5335 {
acd08ecd 5336 .name = "dma",
844a3b63
PW
5337 .pa_start = 0x49032000,
5338 .pa_end = 0x4903207f,
5339 .flags = ADDR_TYPE_RT
5340 },
5341 { }
5342};
5343
5344/* l4_abe -> mcpdm (dma) */
5345static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
5346 .master = &omap44xx_l4_abe_hwmod,
5347 .slave = &omap44xx_mcpdm_hwmod,
5348 .clk = "ocp_abe_iclk",
5349 .addr = omap44xx_mcpdm_dma_addrs,
5350 .user = OCP_USER_SDMA,
5351};
5352
5353static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
5354 {
5355 .pa_start = 0x48098000,
5356 .pa_end = 0x480981ff,
5357 .flags = ADDR_TYPE_RT
5358 },
5359 { }
5360};
5361
5362/* l4_per -> mcspi1 */
5363static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
5364 .master = &omap44xx_l4_per_hwmod,
5365 .slave = &omap44xx_mcspi1_hwmod,
5366 .clk = "l4_div_ck",
5367 .addr = omap44xx_mcspi1_addrs,
5368 .user = OCP_USER_MPU | OCP_USER_SDMA,
5369};
5370
5371static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
5372 {
5373 .pa_start = 0x4809a000,
5374 .pa_end = 0x4809a1ff,
5375 .flags = ADDR_TYPE_RT
5376 },
5377 { }
5378};
5379
5380/* l4_per -> mcspi2 */
5381static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
5382 .master = &omap44xx_l4_per_hwmod,
5383 .slave = &omap44xx_mcspi2_hwmod,
5384 .clk = "l4_div_ck",
5385 .addr = omap44xx_mcspi2_addrs,
5386 .user = OCP_USER_MPU | OCP_USER_SDMA,
5387};
5388
5389static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
5390 {
5391 .pa_start = 0x480b8000,
5392 .pa_end = 0x480b81ff,
5393 .flags = ADDR_TYPE_RT
5394 },
5395 { }
5396};
5397
5398/* l4_per -> mcspi3 */
5399static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
5400 .master = &omap44xx_l4_per_hwmod,
5401 .slave = &omap44xx_mcspi3_hwmod,
5402 .clk = "l4_div_ck",
5403 .addr = omap44xx_mcspi3_addrs,
5404 .user = OCP_USER_MPU | OCP_USER_SDMA,
5405};
5406
5407static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
5408 {
5409 .pa_start = 0x480ba000,
5410 .pa_end = 0x480ba1ff,
5411 .flags = ADDR_TYPE_RT
5412 },
5413 { }
5414};
5415
5416/* l4_per -> mcspi4 */
5417static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
5418 .master = &omap44xx_l4_per_hwmod,
5419 .slave = &omap44xx_mcspi4_hwmod,
5420 .clk = "l4_div_ck",
5421 .addr = omap44xx_mcspi4_addrs,
5422 .user = OCP_USER_MPU | OCP_USER_SDMA,
5423};
5424
5425static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
5426 {
5427 .pa_start = 0x4809c000,
5428 .pa_end = 0x4809c3ff,
5429 .flags = ADDR_TYPE_RT
5430 },
5431 { }
5432};
5433
5434/* l4_per -> mmc1 */
5435static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
5436 .master = &omap44xx_l4_per_hwmod,
5437 .slave = &omap44xx_mmc1_hwmod,
5438 .clk = "l4_div_ck",
5439 .addr = omap44xx_mmc1_addrs,
5440 .user = OCP_USER_MPU | OCP_USER_SDMA,
5441};
5442
5443static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
5444 {
5445 .pa_start = 0x480b4000,
5446 .pa_end = 0x480b43ff,
5447 .flags = ADDR_TYPE_RT
5448 },
5449 { }
5450};
5451
5452/* l4_per -> mmc2 */
5453static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
5454 .master = &omap44xx_l4_per_hwmod,
5455 .slave = &omap44xx_mmc2_hwmod,
5456 .clk = "l4_div_ck",
5457 .addr = omap44xx_mmc2_addrs,
5458 .user = OCP_USER_MPU | OCP_USER_SDMA,
5459};
5460
5461static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
5462 {
5463 .pa_start = 0x480ad000,
5464 .pa_end = 0x480ad3ff,
5465 .flags = ADDR_TYPE_RT
5466 },
5467 { }
5468};
5469
5470/* l4_per -> mmc3 */
5471static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
5472 .master = &omap44xx_l4_per_hwmod,
5473 .slave = &omap44xx_mmc3_hwmod,
5474 .clk = "l4_div_ck",
5475 .addr = omap44xx_mmc3_addrs,
5476 .user = OCP_USER_MPU | OCP_USER_SDMA,
5477};
5478
5479static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
5480 {
5481 .pa_start = 0x480d1000,
5482 .pa_end = 0x480d13ff,
5483 .flags = ADDR_TYPE_RT
5484 },
5485 { }
5486};
5487
5488/* l4_per -> mmc4 */
5489static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
5490 .master = &omap44xx_l4_per_hwmod,
5491 .slave = &omap44xx_mmc4_hwmod,
5492 .clk = "l4_div_ck",
5493 .addr = omap44xx_mmc4_addrs,
5494 .user = OCP_USER_MPU | OCP_USER_SDMA,
5495};
5496
5497static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
5498 {
5499 .pa_start = 0x480d5000,
5500 .pa_end = 0x480d53ff,
5501 .flags = ADDR_TYPE_RT
5502 },
5503 { }
5504};
5505
5506/* l4_per -> mmc5 */
5507static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
5508 .master = &omap44xx_l4_per_hwmod,
5509 .slave = &omap44xx_mmc5_hwmod,
5510 .clk = "l4_div_ck",
5511 .addr = omap44xx_mmc5_addrs,
5512 .user = OCP_USER_MPU | OCP_USER_SDMA,
5513};
5514
e17f18c0
PW
5515/* l3_main_2 -> ocmc_ram */
5516static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
5517 .master = &omap44xx_l3_main_2_hwmod,
5518 .slave = &omap44xx_ocmc_ram_hwmod,
5519 .clk = "l3_div_ck",
5520 .user = OCP_USER_MPU | OCP_USER_SDMA,
5521};
5522
33c976ec
BC
5523static struct omap_hwmod_addr_space omap44xx_ocp2scp_usb_phy_addrs[] = {
5524 {
5525 .pa_start = 0x4a0ad000,
5526 .pa_end = 0x4a0ad01f,
5527 .flags = ADDR_TYPE_RT
5528 },
5529 { }
5530};
5531
0c668875
BC
5532/* l4_cfg -> ocp2scp_usb_phy */
5533static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
5534 .master = &omap44xx_l4_cfg_hwmod,
5535 .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
5536 .clk = "l4_div_ck",
33c976ec 5537 .addr = omap44xx_ocp2scp_usb_phy_addrs,
0c668875
BC
5538 .user = OCP_USER_MPU | OCP_USER_SDMA,
5539};
5540
794b480a
PW
5541static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
5542 {
5543 .pa_start = 0x48243000,
5544 .pa_end = 0x48243fff,
5545 .flags = ADDR_TYPE_RT
5546 },
5547 { }
5548};
5549
5550/* mpu_private -> prcm_mpu */
5551static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
5552 .master = &omap44xx_mpu_private_hwmod,
5553 .slave = &omap44xx_prcm_mpu_hwmod,
5554 .clk = "l3_div_ck",
5555 .addr = omap44xx_prcm_mpu_addrs,
5556 .user = OCP_USER_MPU | OCP_USER_SDMA,
5557};
5558
5559static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
5560 {
5561 .pa_start = 0x4a004000,
5562 .pa_end = 0x4a004fff,
5563 .flags = ADDR_TYPE_RT
5564 },
5565 { }
5566};
5567
5568/* l4_wkup -> cm_core_aon */
5569static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
5570 .master = &omap44xx_l4_wkup_hwmod,
5571 .slave = &omap44xx_cm_core_aon_hwmod,
5572 .clk = "l4_wkup_clk_mux_ck",
5573 .addr = omap44xx_cm_core_aon_addrs,
5574 .user = OCP_USER_MPU | OCP_USER_SDMA,
5575};
5576
5577static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
5578 {
5579 .pa_start = 0x4a008000,
5580 .pa_end = 0x4a009fff,
5581 .flags = ADDR_TYPE_RT
5582 },
5583 { }
5584};
5585
5586/* l4_cfg -> cm_core */
5587static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
5588 .master = &omap44xx_l4_cfg_hwmod,
5589 .slave = &omap44xx_cm_core_hwmod,
5590 .clk = "l4_div_ck",
5591 .addr = omap44xx_cm_core_addrs,
5592 .user = OCP_USER_MPU | OCP_USER_SDMA,
5593};
5594
5595static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
5596 {
5597 .pa_start = 0x4a306000,
5598 .pa_end = 0x4a307fff,
5599 .flags = ADDR_TYPE_RT
5600 },
5601 { }
5602};
5603
5604/* l4_wkup -> prm */
5605static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
5606 .master = &omap44xx_l4_wkup_hwmod,
5607 .slave = &omap44xx_prm_hwmod,
5608 .clk = "l4_wkup_clk_mux_ck",
5609 .addr = omap44xx_prm_addrs,
5610 .user = OCP_USER_MPU | OCP_USER_SDMA,
5611};
5612
5613static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
5614 {
5615 .pa_start = 0x4a30a000,
5616 .pa_end = 0x4a30a7ff,
5617 .flags = ADDR_TYPE_RT
5618 },
5619 { }
5620};
5621
5622/* l4_wkup -> scrm */
5623static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
5624 .master = &omap44xx_l4_wkup_hwmod,
5625 .slave = &omap44xx_scrm_hwmod,
5626 .clk = "l4_wkup_clk_mux_ck",
5627 .addr = omap44xx_scrm_addrs,
5628 .user = OCP_USER_MPU | OCP_USER_SDMA,
5629};
5630
42b9e387 5631/* l3_main_2 -> sl2if */
b360124e 5632static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if = {
42b9e387
PW
5633 .master = &omap44xx_l3_main_2_hwmod,
5634 .slave = &omap44xx_sl2if_hwmod,
5635 .clk = "l3_div_ck",
5636 .user = OCP_USER_MPU | OCP_USER_SDMA,
5637};
5638
1e3b5e59
BC
5639static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
5640 {
5641 .pa_start = 0x4012c000,
5642 .pa_end = 0x4012c3ff,
5643 .flags = ADDR_TYPE_RT
5644 },
5645 { }
5646};
5647
5648/* l4_abe -> slimbus1 */
5649static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
5650 .master = &omap44xx_l4_abe_hwmod,
5651 .slave = &omap44xx_slimbus1_hwmod,
5652 .clk = "ocp_abe_iclk",
5653 .addr = omap44xx_slimbus1_addrs,
5654 .user = OCP_USER_MPU,
5655};
5656
5657static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
5658 {
5659 .pa_start = 0x4902c000,
5660 .pa_end = 0x4902c3ff,
5661 .flags = ADDR_TYPE_RT
5662 },
5663 { }
5664};
5665
5666/* l4_abe -> slimbus1 (dma) */
5667static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
5668 .master = &omap44xx_l4_abe_hwmod,
5669 .slave = &omap44xx_slimbus1_hwmod,
5670 .clk = "ocp_abe_iclk",
5671 .addr = omap44xx_slimbus1_dma_addrs,
5672 .user = OCP_USER_SDMA,
5673};
5674
5675static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
5676 {
5677 .pa_start = 0x48076000,
5678 .pa_end = 0x480763ff,
5679 .flags = ADDR_TYPE_RT
5680 },
5681 { }
5682};
5683
5684/* l4_per -> slimbus2 */
5685static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
5686 .master = &omap44xx_l4_per_hwmod,
5687 .slave = &omap44xx_slimbus2_hwmod,
5688 .clk = "l4_div_ck",
5689 .addr = omap44xx_slimbus2_addrs,
5690 .user = OCP_USER_MPU | OCP_USER_SDMA,
5691};
5692
844a3b63
PW
5693static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
5694 {
5695 .pa_start = 0x4a0dd000,
5696 .pa_end = 0x4a0dd03f,
5697 .flags = ADDR_TYPE_RT
5698 },
5699 { }
5700};
5701
5702/* l4_cfg -> smartreflex_core */
5703static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
5704 .master = &omap44xx_l4_cfg_hwmod,
5705 .slave = &omap44xx_smartreflex_core_hwmod,
5706 .clk = "l4_div_ck",
5707 .addr = omap44xx_smartreflex_core_addrs,
5708 .user = OCP_USER_MPU | OCP_USER_SDMA,
5709};
5710
5711static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
5712 {
5713 .pa_start = 0x4a0db000,
5714 .pa_end = 0x4a0db03f,
5715 .flags = ADDR_TYPE_RT
5716 },
5717 { }
5718};
5719
5720/* l4_cfg -> smartreflex_iva */
5721static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
5722 .master = &omap44xx_l4_cfg_hwmod,
5723 .slave = &omap44xx_smartreflex_iva_hwmod,
5724 .clk = "l4_div_ck",
5725 .addr = omap44xx_smartreflex_iva_addrs,
5726 .user = OCP_USER_MPU | OCP_USER_SDMA,
5727};
5728
5729static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
5730 {
5731 .pa_start = 0x4a0d9000,
5732 .pa_end = 0x4a0d903f,
5733 .flags = ADDR_TYPE_RT
5734 },
5735 { }
5736};
5737
5738/* l4_cfg -> smartreflex_mpu */
5739static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
5740 .master = &omap44xx_l4_cfg_hwmod,
5741 .slave = &omap44xx_smartreflex_mpu_hwmod,
5742 .clk = "l4_div_ck",
5743 .addr = omap44xx_smartreflex_mpu_addrs,
5744 .user = OCP_USER_MPU | OCP_USER_SDMA,
5745};
5746
5747static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
5748 {
5749 .pa_start = 0x4a0f6000,
5750 .pa_end = 0x4a0f6fff,
5751 .flags = ADDR_TYPE_RT
5752 },
5753 { }
5754};
5755
5756/* l4_cfg -> spinlock */
5757static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
5758 .master = &omap44xx_l4_cfg_hwmod,
5759 .slave = &omap44xx_spinlock_hwmod,
5760 .clk = "l4_div_ck",
5761 .addr = omap44xx_spinlock_addrs,
5762 .user = OCP_USER_MPU | OCP_USER_SDMA,
5763};
5764
5765static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
5766 {
5767 .pa_start = 0x4a318000,
5768 .pa_end = 0x4a31807f,
5769 .flags = ADDR_TYPE_RT
5770 },
5771 { }
5772};
5773
5774/* l4_wkup -> timer1 */
5775static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
5776 .master = &omap44xx_l4_wkup_hwmod,
5777 .slave = &omap44xx_timer1_hwmod,
5778 .clk = "l4_wkup_clk_mux_ck",
5779 .addr = omap44xx_timer1_addrs,
5780 .user = OCP_USER_MPU | OCP_USER_SDMA,
5781};
5782
5783static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
5784 {
5785 .pa_start = 0x48032000,
5786 .pa_end = 0x4803207f,
5787 .flags = ADDR_TYPE_RT
5788 },
5789 { }
5790};
5791
5792/* l4_per -> timer2 */
5793static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
5794 .master = &omap44xx_l4_per_hwmod,
5795 .slave = &omap44xx_timer2_hwmod,
5796 .clk = "l4_div_ck",
5797 .addr = omap44xx_timer2_addrs,
5798 .user = OCP_USER_MPU | OCP_USER_SDMA,
5799};
5800
5801static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
5802 {
5803 .pa_start = 0x48034000,
5804 .pa_end = 0x4803407f,
5805 .flags = ADDR_TYPE_RT
5806 },
5807 { }
5808};
5809
5810/* l4_per -> timer3 */
5811static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
5812 .master = &omap44xx_l4_per_hwmod,
5813 .slave = &omap44xx_timer3_hwmod,
5814 .clk = "l4_div_ck",
5815 .addr = omap44xx_timer3_addrs,
5816 .user = OCP_USER_MPU | OCP_USER_SDMA,
5817};
5818
5819static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
5820 {
5821 .pa_start = 0x48036000,
5822 .pa_end = 0x4803607f,
5823 .flags = ADDR_TYPE_RT
5824 },
5825 { }
5826};
5827
5828/* l4_per -> timer4 */
5829static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
5830 .master = &omap44xx_l4_per_hwmod,
5831 .slave = &omap44xx_timer4_hwmod,
5832 .clk = "l4_div_ck",
5833 .addr = omap44xx_timer4_addrs,
5834 .user = OCP_USER_MPU | OCP_USER_SDMA,
5835};
5836
5837static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
5838 {
5839 .pa_start = 0x40138000,
5840 .pa_end = 0x4013807f,
5841 .flags = ADDR_TYPE_RT
5842 },
5843 { }
5844};
5845
5846/* l4_abe -> timer5 */
5847static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
5848 .master = &omap44xx_l4_abe_hwmod,
5849 .slave = &omap44xx_timer5_hwmod,
5850 .clk = "ocp_abe_iclk",
5851 .addr = omap44xx_timer5_addrs,
5852 .user = OCP_USER_MPU,
5853};
5854
5855static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
5856 {
5857 .pa_start = 0x49038000,
5858 .pa_end = 0x4903807f,
5859 .flags = ADDR_TYPE_RT
5860 },
5861 { }
5862};
5863
5864/* l4_abe -> timer5 (dma) */
5865static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
5866 .master = &omap44xx_l4_abe_hwmod,
5867 .slave = &omap44xx_timer5_hwmod,
5868 .clk = "ocp_abe_iclk",
5869 .addr = omap44xx_timer5_dma_addrs,
5870 .user = OCP_USER_SDMA,
5871};
5872
5873static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
5874 {
5875 .pa_start = 0x4013a000,
5876 .pa_end = 0x4013a07f,
5877 .flags = ADDR_TYPE_RT
5878 },
5879 { }
5880};
5881
5882/* l4_abe -> timer6 */
5883static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
5884 .master = &omap44xx_l4_abe_hwmod,
5885 .slave = &omap44xx_timer6_hwmod,
5886 .clk = "ocp_abe_iclk",
5887 .addr = omap44xx_timer6_addrs,
5888 .user = OCP_USER_MPU,
5889};
5890
5891static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
5892 {
5893 .pa_start = 0x4903a000,
5894 .pa_end = 0x4903a07f,
5895 .flags = ADDR_TYPE_RT
5896 },
5897 { }
5898};
5899
5900/* l4_abe -> timer6 (dma) */
5901static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
5902 .master = &omap44xx_l4_abe_hwmod,
5903 .slave = &omap44xx_timer6_hwmod,
5904 .clk = "ocp_abe_iclk",
5905 .addr = omap44xx_timer6_dma_addrs,
5906 .user = OCP_USER_SDMA,
5907};
5908
5909static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
5910 {
5911 .pa_start = 0x4013c000,
5912 .pa_end = 0x4013c07f,
5913 .flags = ADDR_TYPE_RT
5914 },
5915 { }
5916};
5917
5918/* l4_abe -> timer7 */
5919static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
5920 .master = &omap44xx_l4_abe_hwmod,
5921 .slave = &omap44xx_timer7_hwmod,
5922 .clk = "ocp_abe_iclk",
5923 .addr = omap44xx_timer7_addrs,
5924 .user = OCP_USER_MPU,
5925};
5926
5927static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
5928 {
5929 .pa_start = 0x4903c000,
5930 .pa_end = 0x4903c07f,
5931 .flags = ADDR_TYPE_RT
5932 },
5933 { }
5934};
5935
5936/* l4_abe -> timer7 (dma) */
5937static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
5938 .master = &omap44xx_l4_abe_hwmod,
5939 .slave = &omap44xx_timer7_hwmod,
5940 .clk = "ocp_abe_iclk",
5941 .addr = omap44xx_timer7_dma_addrs,
5942 .user = OCP_USER_SDMA,
5943};
5944
5945static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
5946 {
5947 .pa_start = 0x4013e000,
5948 .pa_end = 0x4013e07f,
5949 .flags = ADDR_TYPE_RT
5950 },
5951 { }
5952};
5953
5954/* l4_abe -> timer8 */
5955static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
5956 .master = &omap44xx_l4_abe_hwmod,
5957 .slave = &omap44xx_timer8_hwmod,
5958 .clk = "ocp_abe_iclk",
5959 .addr = omap44xx_timer8_addrs,
5960 .user = OCP_USER_MPU,
5961};
5962
5963static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
5964 {
5965 .pa_start = 0x4903e000,
5966 .pa_end = 0x4903e07f,
5967 .flags = ADDR_TYPE_RT
5968 },
5969 { }
5970};
5971
5972/* l4_abe -> timer8 (dma) */
5973static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
5974 .master = &omap44xx_l4_abe_hwmod,
5975 .slave = &omap44xx_timer8_hwmod,
5976 .clk = "ocp_abe_iclk",
5977 .addr = omap44xx_timer8_dma_addrs,
5978 .user = OCP_USER_SDMA,
5979};
5980
5981static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
5982 {
5983 .pa_start = 0x4803e000,
5984 .pa_end = 0x4803e07f,
5985 .flags = ADDR_TYPE_RT
5986 },
5987 { }
5988};
5989
5990/* l4_per -> timer9 */
5991static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
5992 .master = &omap44xx_l4_per_hwmod,
5993 .slave = &omap44xx_timer9_hwmod,
5994 .clk = "l4_div_ck",
5995 .addr = omap44xx_timer9_addrs,
5996 .user = OCP_USER_MPU | OCP_USER_SDMA,
5997};
5998
5999static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
6000 {
6001 .pa_start = 0x48086000,
6002 .pa_end = 0x4808607f,
6003 .flags = ADDR_TYPE_RT
6004 },
6005 { }
6006};
6007
6008/* l4_per -> timer10 */
6009static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
6010 .master = &omap44xx_l4_per_hwmod,
6011 .slave = &omap44xx_timer10_hwmod,
6012 .clk = "l4_div_ck",
6013 .addr = omap44xx_timer10_addrs,
6014 .user = OCP_USER_MPU | OCP_USER_SDMA,
6015};
6016
6017static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
6018 {
6019 .pa_start = 0x48088000,
6020 .pa_end = 0x4808807f,
6021 .flags = ADDR_TYPE_RT
6022 },
6023 { }
6024};
6025
6026/* l4_per -> timer11 */
6027static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
6028 .master = &omap44xx_l4_per_hwmod,
6029 .slave = &omap44xx_timer11_hwmod,
6030 .clk = "l4_div_ck",
6031 .addr = omap44xx_timer11_addrs,
af88fa9a
BC
6032 .user = OCP_USER_MPU | OCP_USER_SDMA,
6033};
6034
844a3b63
PW
6035static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
6036 {
6037 .pa_start = 0x4806a000,
6038 .pa_end = 0x4806a0ff,
6039 .flags = ADDR_TYPE_RT
af88fa9a 6040 },
844a3b63
PW
6041 { }
6042};
af88fa9a 6043
844a3b63
PW
6044/* l4_per -> uart1 */
6045static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
6046 .master = &omap44xx_l4_per_hwmod,
6047 .slave = &omap44xx_uart1_hwmod,
6048 .clk = "l4_div_ck",
6049 .addr = omap44xx_uart1_addrs,
6050 .user = OCP_USER_MPU | OCP_USER_SDMA,
6051};
af88fa9a 6052
844a3b63
PW
6053static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
6054 {
6055 .pa_start = 0x4806c000,
6056 .pa_end = 0x4806c0ff,
6057 .flags = ADDR_TYPE_RT
6058 },
6059 { }
6060};
af88fa9a 6061
844a3b63
PW
6062/* l4_per -> uart2 */
6063static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
6064 .master = &omap44xx_l4_per_hwmod,
6065 .slave = &omap44xx_uart2_hwmod,
6066 .clk = "l4_div_ck",
6067 .addr = omap44xx_uart2_addrs,
6068 .user = OCP_USER_MPU | OCP_USER_SDMA,
6069};
af88fa9a 6070
844a3b63
PW
6071static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
6072 {
6073 .pa_start = 0x48020000,
6074 .pa_end = 0x480200ff,
6075 .flags = ADDR_TYPE_RT
6076 },
6077 { }
af88fa9a
BC
6078};
6079
844a3b63
PW
6080/* l4_per -> uart3 */
6081static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
6082 .master = &omap44xx_l4_per_hwmod,
6083 .slave = &omap44xx_uart3_hwmod,
6084 .clk = "l4_div_ck",
6085 .addr = omap44xx_uart3_addrs,
6086 .user = OCP_USER_MPU | OCP_USER_SDMA,
af88fa9a
BC
6087};
6088
844a3b63
PW
6089static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
6090 {
6091 .pa_start = 0x4806e000,
6092 .pa_end = 0x4806e0ff,
6093 .flags = ADDR_TYPE_RT
6094 },
6095 { }
af88fa9a
BC
6096};
6097
844a3b63
PW
6098/* l4_per -> uart4 */
6099static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
6100 .master = &omap44xx_l4_per_hwmod,
6101 .slave = &omap44xx_uart4_hwmod,
6102 .clk = "l4_div_ck",
6103 .addr = omap44xx_uart4_addrs,
6104 .user = OCP_USER_MPU | OCP_USER_SDMA,
6105};
6106
0c668875
BC
6107static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
6108 {
6109 .pa_start = 0x4a0a9000,
6110 .pa_end = 0x4a0a93ff,
6111 .flags = ADDR_TYPE_RT
6112 },
6113 { }
6114};
6115
6116/* l4_cfg -> usb_host_fs */
b0a70cc8 6117static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = {
0c668875
BC
6118 .master = &omap44xx_l4_cfg_hwmod,
6119 .slave = &omap44xx_usb_host_fs_hwmod,
6120 .clk = "l4_div_ck",
6121 .addr = omap44xx_usb_host_fs_addrs,
6122 .user = OCP_USER_MPU | OCP_USER_SDMA,
6123};
6124
844a3b63
PW
6125static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
6126 {
6127 .name = "uhh",
6128 .pa_start = 0x4a064000,
6129 .pa_end = 0x4a0647ff,
6130 .flags = ADDR_TYPE_RT
6131 },
6132 {
6133 .name = "ohci",
6134 .pa_start = 0x4a064800,
6135 .pa_end = 0x4a064bff,
6136 },
6137 {
6138 .name = "ehci",
6139 .pa_start = 0x4a064c00,
6140 .pa_end = 0x4a064fff,
6141 },
6142 {}
6143};
6144
6145/* l4_cfg -> usb_host_hs */
6146static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
6147 .master = &omap44xx_l4_cfg_hwmod,
6148 .slave = &omap44xx_usb_host_hs_hwmod,
6149 .clk = "l4_div_ck",
6150 .addr = omap44xx_usb_host_hs_addrs,
6151 .user = OCP_USER_MPU | OCP_USER_SDMA,
6152};
6153
6154static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
6155 {
6156 .pa_start = 0x4a0ab000,
33c976ec 6157 .pa_end = 0x4a0ab7ff,
844a3b63
PW
6158 .flags = ADDR_TYPE_RT
6159 },
94715d59
KVA
6160 {
6161 /* XXX: Remove this once control module driver is in place */
6162 .pa_start = 0x4a00233c,
6163 .pa_end = 0x4a00233f,
6164 .flags = ADDR_TYPE_RT
6165 },
844a3b63
PW
6166 { }
6167};
6168
6169/* l4_cfg -> usb_otg_hs */
6170static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
6171 .master = &omap44xx_l4_cfg_hwmod,
6172 .slave = &omap44xx_usb_otg_hs_hwmod,
6173 .clk = "l4_div_ck",
6174 .addr = omap44xx_usb_otg_hs_addrs,
6175 .user = OCP_USER_MPU | OCP_USER_SDMA,
af88fa9a
BC
6176};
6177
6178static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
6179 {
6180 .name = "tll",
6181 .pa_start = 0x4a062000,
6182 .pa_end = 0x4a063fff,
6183 .flags = ADDR_TYPE_RT
6184 },
6185 {}
6186};
6187
844a3b63 6188/* l4_cfg -> usb_tll_hs */
af88fa9a
BC
6189static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
6190 .master = &omap44xx_l4_cfg_hwmod,
6191 .slave = &omap44xx_usb_tll_hs_hwmod,
6192 .clk = "l4_div_ck",
6193 .addr = omap44xx_usb_tll_hs_addrs,
6194 .user = OCP_USER_MPU | OCP_USER_SDMA,
6195};
6196
844a3b63
PW
6197static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
6198 {
6199 .pa_start = 0x4a314000,
6200 .pa_end = 0x4a31407f,
6201 .flags = ADDR_TYPE_RT
af88fa9a 6202 },
844a3b63
PW
6203 { }
6204};
6205
6206/* l4_wkup -> wd_timer2 */
6207static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
6208 .master = &omap44xx_l4_wkup_hwmod,
6209 .slave = &omap44xx_wd_timer2_hwmod,
6210 .clk = "l4_wkup_clk_mux_ck",
6211 .addr = omap44xx_wd_timer2_addrs,
6212 .user = OCP_USER_MPU | OCP_USER_SDMA,
6213};
6214
6215static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
6216 {
6217 .pa_start = 0x40130000,
6218 .pa_end = 0x4013007f,
6219 .flags = ADDR_TYPE_RT
6220 },
6221 { }
6222};
6223
6224/* l4_abe -> wd_timer3 */
6225static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
6226 .master = &omap44xx_l4_abe_hwmod,
6227 .slave = &omap44xx_wd_timer3_hwmod,
6228 .clk = "ocp_abe_iclk",
6229 .addr = omap44xx_wd_timer3_addrs,
6230 .user = OCP_USER_MPU,
6231};
6232
6233static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
6234 {
6235 .pa_start = 0x49030000,
6236 .pa_end = 0x4903007f,
6237 .flags = ADDR_TYPE_RT
6238 },
6239 { }
6240};
6241
6242/* l4_abe -> wd_timer3 (dma) */
6243static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
6244 .master = &omap44xx_l4_abe_hwmod,
6245 .slave = &omap44xx_wd_timer3_hwmod,
6246 .clk = "ocp_abe_iclk",
6247 .addr = omap44xx_wd_timer3_dma_addrs,
6248 .user = OCP_USER_SDMA,
af88fa9a
BC
6249};
6250
0a78c5c5 6251static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
42b9e387
PW
6252 &omap44xx_c2c__c2c_target_fw,
6253 &omap44xx_l4_cfg__c2c_target_fw,
0a78c5c5
PW
6254 &omap44xx_l3_main_1__dmm,
6255 &omap44xx_mpu__dmm,
42b9e387 6256 &omap44xx_c2c__emif_fw,
0a78c5c5
PW
6257 &omap44xx_dmm__emif_fw,
6258 &omap44xx_l4_cfg__emif_fw,
6259 &omap44xx_iva__l3_instr,
6260 &omap44xx_l3_main_3__l3_instr,
9a817bc8 6261 &omap44xx_ocp_wp_noc__l3_instr,
0a78c5c5
PW
6262 &omap44xx_dsp__l3_main_1,
6263 &omap44xx_dss__l3_main_1,
6264 &omap44xx_l3_main_2__l3_main_1,
6265 &omap44xx_l4_cfg__l3_main_1,
6266 &omap44xx_mmc1__l3_main_1,
6267 &omap44xx_mmc2__l3_main_1,
6268 &omap44xx_mpu__l3_main_1,
42b9e387 6269 &omap44xx_c2c_target_fw__l3_main_2,
96566043 6270 &omap44xx_debugss__l3_main_2,
0a78c5c5 6271 &omap44xx_dma_system__l3_main_2,
b050f688 6272 &omap44xx_fdif__l3_main_2,
9def390e 6273 &omap44xx_gpu__l3_main_2,
0a78c5c5
PW
6274 &omap44xx_hsi__l3_main_2,
6275 &omap44xx_ipu__l3_main_2,
6276 &omap44xx_iss__l3_main_2,
6277 &omap44xx_iva__l3_main_2,
6278 &omap44xx_l3_main_1__l3_main_2,
6279 &omap44xx_l4_cfg__l3_main_2,
b0a70cc8 6280 /* &omap44xx_usb_host_fs__l3_main_2, */
0a78c5c5
PW
6281 &omap44xx_usb_host_hs__l3_main_2,
6282 &omap44xx_usb_otg_hs__l3_main_2,
6283 &omap44xx_l3_main_1__l3_main_3,
6284 &omap44xx_l3_main_2__l3_main_3,
6285 &omap44xx_l4_cfg__l3_main_3,
b0a70cc8 6286 /* &omap44xx_aess__l4_abe, */
0a78c5c5
PW
6287 &omap44xx_dsp__l4_abe,
6288 &omap44xx_l3_main_1__l4_abe,
6289 &omap44xx_mpu__l4_abe,
6290 &omap44xx_l3_main_1__l4_cfg,
6291 &omap44xx_l3_main_2__l4_per,
6292 &omap44xx_l4_cfg__l4_wkup,
6293 &omap44xx_mpu__mpu_private,
9a817bc8 6294 &omap44xx_l4_cfg__ocp_wp_noc,
b0a70cc8
PW
6295 /* &omap44xx_l4_abe__aess, */
6296 /* &omap44xx_l4_abe__aess_dma, */
42b9e387 6297 &omap44xx_l3_main_2__c2c,
0a78c5c5 6298 &omap44xx_l4_wkup__counter_32k,
a0b5d813
PW
6299 &omap44xx_l4_cfg__ctrl_module_core,
6300 &omap44xx_l4_cfg__ctrl_module_pad_core,
6301 &omap44xx_l4_wkup__ctrl_module_wkup,
6302 &omap44xx_l4_wkup__ctrl_module_pad_wkup,
96566043 6303 &omap44xx_l3_instr__debugss,
0a78c5c5
PW
6304 &omap44xx_l4_cfg__dma_system,
6305 &omap44xx_l4_abe__dmic,
6306 &omap44xx_l4_abe__dmic_dma,
6307 &omap44xx_dsp__iva,
b360124e 6308 /* &omap44xx_dsp__sl2if, */
0a78c5c5
PW
6309 &omap44xx_l4_cfg__dsp,
6310 &omap44xx_l3_main_2__dss,
6311 &omap44xx_l4_per__dss,
6312 &omap44xx_l3_main_2__dss_dispc,
6313 &omap44xx_l4_per__dss_dispc,
6314 &omap44xx_l3_main_2__dss_dsi1,
6315 &omap44xx_l4_per__dss_dsi1,
6316 &omap44xx_l3_main_2__dss_dsi2,
6317 &omap44xx_l4_per__dss_dsi2,
6318 &omap44xx_l3_main_2__dss_hdmi,
6319 &omap44xx_l4_per__dss_hdmi,
6320 &omap44xx_l3_main_2__dss_rfbi,
6321 &omap44xx_l4_per__dss_rfbi,
6322 &omap44xx_l3_main_2__dss_venc,
6323 &omap44xx_l4_per__dss_venc,
42b9e387 6324 &omap44xx_l4_per__elm,
bf30f950
PW
6325 &omap44xx_emif_fw__emif1,
6326 &omap44xx_emif_fw__emif2,
b050f688 6327 &omap44xx_l4_cfg__fdif,
0a78c5c5
PW
6328 &omap44xx_l4_wkup__gpio1,
6329 &omap44xx_l4_per__gpio2,
6330 &omap44xx_l4_per__gpio3,
6331 &omap44xx_l4_per__gpio4,
6332 &omap44xx_l4_per__gpio5,
6333 &omap44xx_l4_per__gpio6,
eb42b5d3 6334 &omap44xx_l3_main_2__gpmc,
9def390e 6335 &omap44xx_l3_main_2__gpu,
a091c08e 6336 &omap44xx_l4_per__hdq1w,
0a78c5c5
PW
6337 &omap44xx_l4_cfg__hsi,
6338 &omap44xx_l4_per__i2c1,
6339 &omap44xx_l4_per__i2c2,
6340 &omap44xx_l4_per__i2c3,
6341 &omap44xx_l4_per__i2c4,
6342 &omap44xx_l3_main_2__ipu,
6343 &omap44xx_l3_main_2__iss,
b360124e 6344 /* &omap44xx_iva__sl2if, */
0a78c5c5
PW
6345 &omap44xx_l3_main_2__iva,
6346 &omap44xx_l4_wkup__kbd,
6347 &omap44xx_l4_cfg__mailbox,
896d4e98
BC
6348 &omap44xx_l4_abe__mcasp,
6349 &omap44xx_l4_abe__mcasp_dma,
0a78c5c5
PW
6350 &omap44xx_l4_abe__mcbsp1,
6351 &omap44xx_l4_abe__mcbsp1_dma,
6352 &omap44xx_l4_abe__mcbsp2,
6353 &omap44xx_l4_abe__mcbsp2_dma,
6354 &omap44xx_l4_abe__mcbsp3,
6355 &omap44xx_l4_abe__mcbsp3_dma,
6356 &omap44xx_l4_per__mcbsp4,
6357 &omap44xx_l4_abe__mcpdm,
6358 &omap44xx_l4_abe__mcpdm_dma,
6359 &omap44xx_l4_per__mcspi1,
6360 &omap44xx_l4_per__mcspi2,
6361 &omap44xx_l4_per__mcspi3,
6362 &omap44xx_l4_per__mcspi4,
6363 &omap44xx_l4_per__mmc1,
6364 &omap44xx_l4_per__mmc2,
6365 &omap44xx_l4_per__mmc3,
6366 &omap44xx_l4_per__mmc4,
6367 &omap44xx_l4_per__mmc5,
230844db
ORL
6368 &omap44xx_l3_main_2__mmu_ipu,
6369 &omap44xx_l4_cfg__mmu_dsp,
e17f18c0 6370 &omap44xx_l3_main_2__ocmc_ram,
0c668875 6371 &omap44xx_l4_cfg__ocp2scp_usb_phy,
794b480a
PW
6372 &omap44xx_mpu_private__prcm_mpu,
6373 &omap44xx_l4_wkup__cm_core_aon,
6374 &omap44xx_l4_cfg__cm_core,
6375 &omap44xx_l4_wkup__prm,
6376 &omap44xx_l4_wkup__scrm,
b360124e 6377 /* &omap44xx_l3_main_2__sl2if, */
1e3b5e59
BC
6378 &omap44xx_l4_abe__slimbus1,
6379 &omap44xx_l4_abe__slimbus1_dma,
6380 &omap44xx_l4_per__slimbus2,
0a78c5c5
PW
6381 &omap44xx_l4_cfg__smartreflex_core,
6382 &omap44xx_l4_cfg__smartreflex_iva,
6383 &omap44xx_l4_cfg__smartreflex_mpu,
6384 &omap44xx_l4_cfg__spinlock,
6385 &omap44xx_l4_wkup__timer1,
6386 &omap44xx_l4_per__timer2,
6387 &omap44xx_l4_per__timer3,
6388 &omap44xx_l4_per__timer4,
6389 &omap44xx_l4_abe__timer5,
6390 &omap44xx_l4_abe__timer5_dma,
6391 &omap44xx_l4_abe__timer6,
6392 &omap44xx_l4_abe__timer6_dma,
6393 &omap44xx_l4_abe__timer7,
6394 &omap44xx_l4_abe__timer7_dma,
6395 &omap44xx_l4_abe__timer8,
6396 &omap44xx_l4_abe__timer8_dma,
6397 &omap44xx_l4_per__timer9,
6398 &omap44xx_l4_per__timer10,
6399 &omap44xx_l4_per__timer11,
6400 &omap44xx_l4_per__uart1,
6401 &omap44xx_l4_per__uart2,
6402 &omap44xx_l4_per__uart3,
6403 &omap44xx_l4_per__uart4,
b0a70cc8 6404 /* &omap44xx_l4_cfg__usb_host_fs, */
0a78c5c5
PW
6405 &omap44xx_l4_cfg__usb_host_hs,
6406 &omap44xx_l4_cfg__usb_otg_hs,
6407 &omap44xx_l4_cfg__usb_tll_hs,
6408 &omap44xx_l4_wkup__wd_timer2,
6409 &omap44xx_l4_abe__wd_timer3,
6410 &omap44xx_l4_abe__wd_timer3_dma,
55d2cb08
BC
6411 NULL,
6412};
6413
6414int __init omap44xx_hwmod_init(void)
6415{
9ebfd285 6416 omap_hwmod_init();
0a78c5c5 6417 return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
55d2cb08
BC
6418}
6419